Clifford Wolf
|
04727c7e0f
|
No implicit conversion from IdString to anything else
|
2014-08-02 18:58:40 +02:00 |
Clifford Wolf
|
b9bd22b8c8
|
More cleanups related to RTLIL::IdString usage
|
2014-08-02 13:19:57 +02:00 |
Clifford Wolf
|
cdae8abe16
|
Renamed port access function on RTLIL::Cell, added param access functions
|
2014-07-31 16:38:54 +02:00 |
Clifford Wolf
|
1cb25c05b3
|
Moved some stuff to kernel/yosys.{h,cc}, using Yosys:: namespace
|
2014-07-31 13:19:47 +02:00 |
Clifford Wolf
|
e6df25bf74
|
Renamed "write_autotest" to "test_autotb" and moved to passes/tests/
|
2014-07-29 21:12:50 +02:00 |
Clifford Wolf
|
397b00252d
|
Added $shift and $shiftx cell types (needed for correct part select behavior)
|
2014-07-29 16:35:13 +02:00 |
Clifford Wolf
|
27a872d1e7
|
Added support for "upto" wires to Verilog front- and back-end
|
2014-07-28 14:25:03 +02:00 |
Clifford Wolf
|
3c45277ee0
|
Added wire->upto flag for signals such as "wire [0:7] x;"
|
2014-07-28 12:12:13 +02:00 |
Clifford Wolf
|
7bd2d1064f
|
Using log_assert() instead of assert()
|
2014-07-28 11:27:48 +02:00 |
Clifford Wolf
|
10e5791c5e
|
Refactoring: Renamed RTLIL::Design::modules to modules_
|
2014-07-27 11:18:30 +02:00 |
Clifford Wolf
|
4c4b602156
|
Refactoring: Renamed RTLIL::Module::cells to cells_
|
2014-07-27 01:51:45 +02:00 |
Clifford Wolf
|
f9946232ad
|
Refactoring: Renamed RTLIL::Module::wires to wires_
|
2014-07-27 01:49:51 +02:00 |
Clifford Wolf
|
3f4e3ca8ad
|
More RTLIL::Cell API usage cleanups
|
2014-07-26 16:14:02 +02:00 |
Clifford Wolf
|
97a59851a6
|
Added RTLIL::Cell::has(portname)
|
2014-07-26 16:11:28 +02:00 |
Clifford Wolf
|
f8fdc47d33
|
Manual fixes for new cell connections API
|
2014-07-26 15:58:23 +02:00 |
Clifford Wolf
|
b7dda72302
|
Changed users of cell->connections_ to the new API (sed command)
git grep -l 'connections_' | xargs sed -i -r -e '
s/(->|\.)connections_\["([^"]*)"\] = (.*);/\1set("\2", \3);/g;
s/(->|\.)connections_\["([^"]*)"\]/\1get("\2")/g;
s/(->|\.)connections_.at\("([^"]*)"\)/\1get("\2")/g;
s/(->|\.)connections_.push_back/\1connect/g;
s/(->|\.)connections_/\1connections()/g;'
|
2014-07-26 15:58:23 +02:00 |
Clifford Wolf
|
cc4f10883b
|
Renamed RTLIL::{Module,Cell}::connections to connections_
|
2014-07-26 11:58:03 +02:00 |
Clifford Wolf
|
5826670009
|
Various RTLIL::SigSpec related code cleanups
|
2014-07-25 14:25:42 +02:00 |
Clifford Wolf
|
6aa792c864
|
Replaced more old SigChunk programming patterns
|
2014-07-24 23:10:58 +02:00 |
Clifford Wolf
|
c094c53de8
|
Removed RTLIL::SigSpec::optimize()
|
2014-07-23 20:32:28 +02:00 |
Clifford Wolf
|
a62c21c9c6
|
Removed RTLIL::SigSpec::expand() method
|
2014-07-23 19:34:51 +02:00 |
Clifford Wolf
|
ec923652e2
|
Refactoring {SigSpec|SigChunk}(RTLIL::Wire *wire, ..) constructor -- step 3/3
|
2014-07-23 09:52:55 +02:00 |
Clifford Wolf
|
a8d3a68971
|
Refactoring {SigSpec|SigChunk}(RTLIL::Wire *wire, ..) constructor -- step 2/3
|
2014-07-23 09:49:43 +02:00 |
Clifford Wolf
|
28b3fd05fa
|
SigSpec refactoring: change RTLIL::SigSpec::chunks() to be read-only, created interim RTLIL::SigSpec::chunks_rw()
|
2014-07-22 20:58:44 +02:00 |
Clifford Wolf
|
4b4048bc5f
|
SigSpec refactoring: using the accessor functions everywhere
|
2014-07-22 20:39:37 +02:00 |
Clifford Wolf
|
a233762a81
|
SigSpec refactoring: renamed chunks and width to __chunks and __width
|
2014-07-22 20:39:37 +02:00 |
Clifford Wolf
|
4147b55c23
|
Added "autoidx" statement to ilang file format
|
2014-07-21 15:15:18 +02:00 |
Clifford Wolf
|
a30e2857c7
|
Use functions instead of always blocks for $mux/$pmux/$safe_pmux in verilog backend
|
2014-07-20 02:16:30 +02:00 |
Clifford Wolf
|
0c67393313
|
Added support for $bu0 to verilog backend
|
2014-07-20 01:56:16 +02:00 |
Clifford Wolf
|
fad8558eb5
|
Merged OSX fixes from Siesh1oo with some modifications
|
2014-03-13 12:48:10 +01:00 |
Clifford Wolf
|
f7bd0a5232
|
Use log_abort() and log_assert() in BTOR backend
|
2014-03-07 15:56:10 +01:00 |
Clifford Wolf
|
337b461d26
|
Added $lut support to blif backend (by user eddiehung from reddit)
|
2014-02-22 14:25:32 +01:00 |
Clifford Wolf
|
038eac7414
|
Better handling of nameDef and nameRef in edif backend
|
2014-02-21 13:40:43 +01:00 |
Clifford Wolf
|
f3ff29d410
|
Fixed instantiating multi-bit ports in edif backend
|
2014-02-21 13:10:36 +01:00 |
Clifford Wolf
|
79f8944811
|
Renamed "write_blif -subckt" to "write_blif -icells" and added -gates and -param
|
2014-02-21 10:40:15 +01:00 |
Ahmed Irfan
|
ac896c63e2
|
modified btor synthesis script for correct use of splice command.
|
2014-02-12 13:38:28 +01:00 |
Ahmed Irfan
|
45e468114a
|
disabling splice command in the script
|
2014-02-11 15:43:03 +01:00 |
Ahmed Irfan
|
1d64b3e008
|
register output corrected
|
2014-02-11 13:28:05 +01:00 |
Ahmed Irfan
|
e8f6b8f201
|
added concat and slice cell translation
|
2014-02-11 13:06:01 +01:00 |
Clifford Wolf
|
fc3b3c4ec3
|
Added $slice and $concat cell types
|
2014-02-07 17:44:57 +01:00 |
Clifford Wolf
|
f4f230d7cc
|
Fixed gcc compiler warnings with release build
|
2014-02-06 22:49:14 +01:00 |
Clifford Wolf
|
583636f0ad
|
Added BTOR backend README file
|
2014-02-05 18:31:10 +01:00 |
Clifford Wolf
|
968ae31cac
|
Added support for dump -append
|
2014-02-04 23:45:30 +01:00 |
Clifford Wolf
|
a6750b3753
|
Added TRANSPARENT parameter to $memrd (and RD_TRANSPARENT to $mem)
|
2014-02-03 13:01:45 +01:00 |
Clifford Wolf
|
fa103e55ad
|
Merge branch 'btor' of https://github.com/ahmedirfan1983/yosys
|
2014-01-26 02:29:19 +01:00 |
Johann Glaser
|
f13b3518aa
|
beautified write_intersynth
|
2014-01-25 20:16:38 +01:00 |
Ahmed Irfan
|
0325efe172
|
root bug corrected
|
2014-01-25 19:33:24 +01:00 |
Ahmed Irfan
|
137742786e
|
removed regex include
|
2014-01-24 18:04:37 +01:00 |
Ahmed Irfan
|
2e44b1b73a
|
merged clifford changes + removed regex
|
2014-01-24 17:35:42 +01:00 |
Clifford Wolf
|
210dda286f
|
Use techmap -share_map in btor scripts
|
2014-01-24 15:52:16 +01:00 |
Clifford Wolf
|
6804edd5d4
|
Moved btor scripts to backends/btor/
|
2014-01-24 15:48:07 +01:00 |
Ahmed Irfan
|
aa3cb20e1e
|
slice bug corrected
|
2014-01-20 18:35:52 +01:00 |
Ahmed Irfan
|
c347f2825f
|
assert feature
|
2014-01-20 10:45:02 +01:00 |
Ahmed Irfan
|
9a689f33a5
|
verilog default options pull
shift operator width issues
|
2014-01-17 19:32:35 +01:00 |
Ahmed Irfan
|
c7a2e582aa
|
slice error corrected
|
2014-01-16 20:16:01 +01:00 |
Ahmed Irfan
|
3a1490888d
|
width issues
dff cell for more than one registers
|
2014-01-15 17:36:33 +01:00 |
Ahmed Irfan
|
661b5a993e
|
BTOR backend
|
2014-01-14 12:03:53 +01:00 |
Ahmed Irfan
|
06482c046b
|
Merge branch 'master' of https://github.com/cliffordwolf/yosys into btor
|
2014-01-03 10:54:54 +01:00 |
Ahmed Irfan
|
ffd768ce86
|
btor
|
2014-01-03 10:52:44 +01:00 |
Clifford Wolf
|
74d0de3b74
|
Updated manual/command-reference-manual.tex
|
2013-12-28 12:14:47 +01:00 |
Clifford Wolf
|
369bf81a70
|
Added support for non-const === and !== (for miter circuits)
|
2013-12-27 14:20:15 +01:00 |
Clifford Wolf
|
f4b46ed31e
|
Replaced signed_parameters API with CONST_FLAG_SIGNED
|
2013-12-04 14:24:44 +01:00 |
Clifford Wolf
|
93a70959f3
|
Replaced RTLIL::Const::str with generic decoder method
|
2013-12-04 14:14:05 +01:00 |
Clifford Wolf
|
b5afd75b0a
|
Fixed gentb_constant handling in autotest backend
|
2013-12-04 09:09:42 +01:00 |
Clifford Wolf
|
ed441346ca
|
Added dump -m and -n options
|
2013-11-29 10:33:36 +01:00 |
Clifford Wolf
|
41205afc39
|
Added proper dumping of signed/unsigned parameters to verilog backend
|
2013-11-24 17:47:22 +01:00 |
Clifford Wolf
|
0ef22c7609
|
Added support for signed parameters in ilang
|
2013-11-24 17:37:27 +01:00 |
Clifford Wolf
|
f71e27dbf1
|
Remove auto_wire framework (smarter than the verilog standard)
|
2013-11-24 17:29:11 +01:00 |
Clifford Wolf
|
1e6836933d
|
Added modelsim support to autotest
|
2013-11-24 15:10:43 +01:00 |
Clifford Wolf
|
28093d9dd2
|
Added "top" attribute to mark top module in hierarchy
|
2013-11-24 05:03:43 +01:00 |
Clifford Wolf
|
295e352ba6
|
Renamed "placeholder" to "blackbox"
|
2013-11-22 15:01:12 +01:00 |
Clifford Wolf
|
40d9542647
|
Implemented $_DFFSR_ expression generator in verilog backend
|
2013-11-21 21:52:30 +01:00 |
Clifford Wolf
|
09471846c5
|
Major improvements in mem2reg and added "init" sync rules
|
2013-11-21 13:49:00 +01:00 |
Clifford Wolf
|
2864cb3b59
|
Silenced a gcc warning in spice backend
|
2013-11-09 12:01:50 +01:00 |
Clifford Wolf
|
ba305a7ca6
|
Improved comments on topological sort in edif backend
|
2013-11-04 08:34:15 +01:00 |
Clifford Wolf
|
cd0fe7d786
|
Added simple topological sort to edif backend
|
2013-11-03 22:01:32 +01:00 |
Clifford Wolf
|
1dcb683fcb
|
Write yosys version to output files
|
2013-11-03 21:41:39 +01:00 |
Clifford Wolf
|
eab536a203
|
Merge branch 'master' of github.com:cliffordwolf/yosys
|
2013-11-03 21:13:21 +01:00 |
Clifford Wolf
|
4a60e5842d
|
Ignore explicit unconnected ports in intersynth backend
|
2013-11-03 09:00:51 +01:00 |
Clifford Wolf
|
0efe16f118
|
Added placeholder check to dfflibmap and cleaned up some other placeholder checks
|
2013-10-31 12:27:07 +01:00 |
Clifford Wolf
|
d9fa1e5a1d
|
Fixed hex string generation bug in edif backend
|
2013-10-27 08:21:05 +01:00 |
Clifford Wolf
|
628b994cf6
|
Added support for complex set-reset flip-flops in proc_dff
|
2013-10-24 16:54:05 +02:00 |
Clifford Wolf
|
e9dede01ca
|
Fixed handling of boolean attributes (backends)
|
2013-10-24 11:27:30 +02:00 |
Clifford Wolf
|
eae43e2db4
|
Fixed handling of boolean attributes (kernel)
|
2013-10-24 10:59:27 +02:00 |
Clifford Wolf
|
e0f693cbb0
|
Added $_SR_[PN][PN]_, $_DFFSR_[PN][PN][PN]_, $_DLATCH_[PN]_
|
2013-10-18 12:13:34 +02:00 |
Clifford Wolf
|
5998c101a4
|
Added $sr, $dffsr and $dlatch cell types
|
2013-10-18 11:56:16 +02:00 |
Clifford Wolf
|
30b0de006f
|
Added -buf, -true and -false options to blif backend
|
2013-10-17 21:37:18 +02:00 |
Clifford Wolf
|
5dce6379aa
|
Improvements in EDIF backend
|
2013-09-17 13:07:12 +02:00 |
Clifford Wolf
|
dc767d4e4c
|
Added additional options to BLIF backend
|
2013-09-15 13:33:33 +02:00 |
Clifford Wolf
|
0ec5542ab4
|
Added BLIF backend
|
2013-09-15 13:13:01 +02:00 |
Clifford Wolf
|
28069e8a10
|
A couple of small fixes in SPICE backend
|
2013-09-15 12:19:06 +02:00 |
Clifford Wolf
|
2c9bd23801
|
Added spice testbench to techlibs/cmos
|
2013-09-14 13:29:11 +02:00 |
Clifford Wolf
|
bbe5aa446b
|
Added spice backend
|
2013-09-14 11:23:45 +02:00 |
Clifford Wolf
|
70476e2431
|
Merge branch 'master' of github.com:cliffordwolf/yosys
|
2013-09-03 19:10:25 +02:00 |
Clifford Wolf
|
73914d1a41
|
Added -selected option to various backends
|
2013-09-03 19:10:11 +02:00 |
Clifford Wolf
|
09e200797a
|
Encode large (>32 bits) parameters as hex string in edif backend
|
2013-08-28 08:48:49 +02:00 |
Clifford Wolf
|
2feee7415d
|
Improved edif backend
|
2013-08-27 14:22:11 +02:00 |
Clifford Wolf
|
39ee561169
|
More explicit integer output in verilog backend
|
2013-08-22 20:31:04 +02:00 |
Clifford Wolf
|
4f4cb2307f
|
Added correct encoding of identifiers in EDIF backend
|
2013-08-22 14:30:33 +02:00 |
Clifford Wolf
|
aba8639a3f
|
Added edif backend (still under construction)
|
2013-08-22 11:34:55 +02:00 |
Clifford Wolf
|
af79b4bd98
|
Fixed generation of newlines in "dump" output
|
2013-06-10 12:38:02 +02:00 |
Clifford Wolf
|
21d9251e52
|
Added "dump" command (part ilang backend)
|
2013-06-02 17:53:30 +02:00 |
Clifford Wolf
|
7bfc7b61a8
|
Implemented proper handling of stub placeholder modules
|
2013-03-28 09:20:10 +01:00 |
Clifford Wolf
|
05ae20f260
|
Added -notypes option to intersynth backend
|
2013-03-24 12:05:25 +01:00 |
Clifford Wolf
|
a0fa259d81
|
Fixed gcc build (intersynth backend)
|
2013-03-23 19:01:58 +01:00 |
Clifford Wolf
|
bee57c808a
|
Various improvements in intersynth backend
|
2013-03-23 12:02:09 +01:00 |
Clifford Wolf
|
80aefb3eaa
|
Added intersynth backend
|
2013-03-23 10:58:14 +01:00 |
Clifford Wolf
|
87c7717566
|
Avoid verilog-2k in verilog backend
|
2013-03-21 09:51:25 +01:00 |
Clifford Wolf
|
11789db206
|
More support code for $sr cells
|
2013-03-14 11:15:00 +01:00 |
Clifford Wolf
|
441e5fbfca
|
Fixed a gcc compiler warning [-Wparentheses]
|
2013-03-03 22:45:06 +01:00 |
Clifford Wolf
|
7fccad92f7
|
Added more help messages
|
2013-03-01 00:36:19 +01:00 |
Clifford Wolf
|
7764d0ba1d
|
initial import
|
2013-01-05 11:13:26 +01:00 |