tangxifan
b9e5ae7ae9
[core] developing
2023-02-26 18:31:08 -08:00
tangxifan
780fc0f26d
[core] developing validators and annotate rr_segment for clock arch
2023-02-26 18:03:55 -08:00
tangxifan
4bd952027f
[core] dev
2023-02-26 15:31:07 -08:00
tangxifan
75773ddd4e
[code] format
2023-02-26 12:46:29 -08:00
tangxifan
3db5acfb37
[core] dev
2023-02-26 12:40:13 -08:00
tangxifan
06f77d0435
[core] dev
2023-02-25 22:59:07 -08:00
tangxifan
8f0d94ba73
[code] format
2023-02-25 22:43:21 -08:00
tangxifan
0b33650761
[core] dev
2023-02-25 22:41:33 -08:00
tangxifan
8be6e7d0a0
[core] dev
2023-02-25 11:04:48 -08:00
tangxifan
cf84e1df53
[core] dev
2023-02-24 22:50:27 -08:00
tangxifan
7f07a9d031
[lib] add default seg/switch to clock arch. Fixed syntax
2023-02-24 19:15:39 -08:00
tangxifan
ee0459d729
[core] developing append_clock_rr_graph function
2023-02-24 17:58:37 -08:00
tangxifan
aa55c692d7
[core] starting developing core function for clock rr_graph build-up
2023-02-23 18:04:07 -08:00
tangxifan
f00acf1e62
[code] fixed all the compiler warnings under openfpga/src
2023-01-31 12:51:52 -08:00
tangxifan
9b5b1b0da7
[core] clang syntax error
2023-01-07 09:18:58 -08:00
tangxifan
2fc047daff
[core] format
2023-01-06 21:11:12 -08:00
tangxifan
26c294679a
[core] now setup commands follow templates
2023-01-06 20:52:37 -08:00
tangxifan
6d31b319a2
[engine] update source files subject to code formatting rules
2022-10-06 17:08:50 -07:00
tangxifan
0d8d8446ee
[test] fixed a bug where OPIN for direct connection is included in GSB
2022-09-30 15:24:51 -07:00
tangxifan
36b3e64b35
[engine] now pb_fixup can also accept vtr's post-routing-clustering sync up results
2022-09-28 12:17:16 -07:00
tangxifan
3285af4107
[engine] syntax
2022-09-28 11:39:37 -07:00
tangxifan
51f54bbf20
[engine] developing the steps to annotate clustering results
2022-09-27 16:54:48 -07:00
tangxifan
90ddd2ce32
[engine] now get incoming edges for IPINs only from GSB
2022-09-19 14:02:13 -07:00
tangxifan
3c6ef1925c
[engine] now sort ipin incoming edges
2022-09-19 11:00:08 -07:00
tangxifan
56619f9a47
Merge branch 'master' of https://github.com/lnis-uofu/OpenFPGA into vtr_upgrade
2022-09-07 15:04:05 -07:00
tangxifan
eab3580f79
[engine] now consider circuit model rather than switchId and SegmentId when identifying GSB structure similarity
2022-09-06 13:40:29 -07:00
tangxifan
2f84ce5955
[engine] now move rr_gsb mirror function outside the class, because of the circuit_lib should be used
2022-09-06 11:48:21 -07:00
tangxifan
b26b2d0ed0
Merge branch 'master' into vtr_upgrade
2022-09-02 10:05:23 -07:00
coolbreeze413
04abd1a36f
add <array> declaration to fix gcc error
2022-09-02 19:26:28 +05:30
tangxifan
e4aa6e0ee5
[engine] syntax
2022-09-01 15:17:39 -07:00
tangxifan
ee87b5c348
[engine] fixed all the remaining syntax errors due to API mismatches
2022-09-01 09:57:12 -07:00
tangxifan
7c5046cf4e
[engine] include the correct header file
2022-09-01 09:23:05 -07:00
tangxifan
71ad0721a1
Merge branch 'master' into vtr_upgrade
2022-08-31 13:56:17 -07:00
tangxifan
26388dfb2f
[engine] fixed a bug which causes errors when writing unique GSB to files
2022-08-30 15:45:00 -07:00
tangxifan
3656154913
[engine] fixed syntax errors
2022-08-29 21:17:48 -07:00
tangxifan
2321ea6274
[engine] complete the code required to output rr_gsb with options
2022-08-29 20:44:16 -07:00
tangxifan
12a30196e0
[engine] updating gsb writer; Unfinished!!!
2022-08-29 16:58:48 -07:00
tangxifan
e9d6e7e38a
[engine] update vtr and enable more debugging info
2022-08-27 19:12:43 -07:00
tangxifan
d1edc51165
[engine] clean up header files that include rr_graph_obj
2022-08-23 18:38:21 -07:00
tangxifan
892770a8fb
[engine] debugging subtile index failures
2022-08-23 14:13:10 -07:00
tangxifan
019e663e12
[engine] fixing the bugs on building global nets to sub tile pins
2022-08-23 11:58:44 -07:00
tangxifan
ba0ddd01d3
[engine] fixing the bugs on subtiles
2022-08-23 10:52:05 -07:00
tangxifan
c17e5d46ab
[engine] fixed a bug due to the API of subtile data structure
2022-08-22 21:44:05 -07:00
tangxifan
800ce6a290
[engine] avoid function naming conflicts
2022-08-18 19:33:56 -07:00
tangxifan
e9c4d102c1
[engine] rename files to avoid conflicts with VPR files
2022-08-17 20:01:50 -07:00
tangxifan
8f1aac885e
[engine] fixing mismatches in APIs
2022-08-17 14:19:02 -07:00
tangxifan
4e871be357
[engine] adapt the use of API in RRGraph for annotation functions
2022-08-17 10:50:16 -07:00
tangxifan
01d53db484
[script] Adapt timing analysis APIs
2022-08-17 10:28:58 -07:00
tangxifan
ade8f43a36
[engine] Updating RRGraph Annotation and VTr
2022-08-17 10:16:55 -07:00
tangxifan
716929536d
[engine] adapting source files for new APIs in VTR
2022-08-17 09:54:31 -07:00
tangxifan
d3d81f0b18
[engine] keep adapting to latest VTR
2022-08-16 21:05:50 -07:00
tangxifan
0c329866da
[engine] Use RRGraphView in openfpga source codes
2022-08-16 16:48:32 -07:00
tangxifan
ce7204daec
[engine] debugging
2022-08-16 16:35:08 -07:00
tangxifan
a20f6eaf06
[Engine] Fixed a few bugs
2022-04-10 21:29:38 +08:00
tangxifan
755be78b39
[Engine] Now GSB output file contains segments name and pin name in SB module
2022-04-10 21:22:30 +08:00
tangxifan
a9a56686e2
[Engine] Add a new option ``--unique`` to command ``write_gsb_to_xml``
2022-01-26 11:10:29 -08:00
tangxifan
148da80869
[Tool] Add new syntax about physical_pb_port_rotate_offset to support fracturable heterogeneous block mapping between operating modes and physical modes
2021-04-24 14:53:29 -06:00
tangxifan
0aec30bac6
[Tool] Update FPGA core engine to support mux default path overloading through bitstream setting file
2021-04-19 15:53:33 -06:00
tangxifan
87006e1374
Merge branch 'master' into netlist_name_patch
2021-03-15 10:06:24 -06:00
tangxifan
d2fbda4070
Merge branch 'master' into netlist_name_patch
2021-03-15 09:13:04 -06:00
tangxifan
b080bcf018
Merge branch 'master' into ganesh_dev
2021-03-15 09:12:50 -06:00
Maciej Kurc
02967f2870
Added writing rr graph node indices to GSB dump.
...
Signed-off-by: Maciej Kurc <mkurc@antmicro.com>
2021-03-15 09:28:38 +01:00
tangxifan
2c5634ee76
[Tool] Change pin naming of grid modules to be related to architecture port names
2021-03-13 20:05:18 -07:00
tangxifan
d877a02534
[Tool] Patch the extended bitstream setting support on mode-select bits
2021-03-10 21:28:09 -07:00
tangxifan
85640a7403
[Tool] Extend bitstream setting to support mode bits overload from eblif file
2021-03-10 20:45:48 -07:00
tangxifan
0c409b5bcc
[Tool] Add bitstream annotation support
2021-02-01 20:49:36 -07:00
tangxifan
4b77a3a574
[Tool] Now activity file is not a manadatory input of openfpga tools
2021-01-29 11:33:40 -07:00
tangxifan
87b2c1f3b8
[Tool] Upgrade openfpga engine to support multi-clock frequency definiton and their usage in testbench/SDC generation
2021-01-15 12:01:53 -07:00
tangxifan
852f5bb72e
[Tool] Update simulation setting object to support multi-clock and associated XML parsers/writers
2021-01-14 15:38:24 -07:00
tangxifan
b661c39b04
[Tool] Force the number of simulation clock cycles to be >= 2 to avoid false-positive self-testing in testbenches
2020-12-02 19:36:36 -07:00
tangxifan
04070fd4ca
[Debug aid] add pb_type full hierarchy path in the error message of architecture binding checker
2020-09-02 22:16:10 -06:00
tangxifan
3eea12ceae
added a new XML syntax: initial offset for physical mode pin mapping
2020-08-19 14:43:44 -06:00
tangxifan
f631245b2b
bug fix and enriched debugging info print out
2020-08-19 13:41:04 -06:00
tangxifan
79b6ff3cb0
relax checking for device annotation as we support multi-port during physical mode pin mapping
2020-08-19 12:44:51 -06:00
tangxifan
2712c354a9
now physical pb_port binding support multiple ports
2020-08-18 12:38:56 -06:00
tangxifan
4f8260a7ba
remove obselete codes and update regression tests
2020-07-04 17:31:34 -06:00
tangxifan
ebf5636e7b
add verbose output to edge sorting for GSBs
2020-06-26 17:10:51 -06:00
tangxifan
5d79a3f69f
critical bug fixed when annotating the routing results.
...
Add previous node check. This is due to that some loops between SB/CBs may exist
when routing congestion is high, which leads to same nets appear in the inputs
of a routing multiplexer. Actually one of them is driven by the other as a downstream node
Using previous node check can identify which one to pick
2020-06-17 11:17:57 -06:00
tangxifan
2e3a811f4f
critical bug fixed in repacking. This is due to depop50% local routing where the same net may be mapped to two different pins in the same pb_graph_pin. Now we restrict the pin searching. But in long term, we should sync the pb_route results to post routing results
2020-04-18 21:04:46 -06:00
tangxifan
72e8824a87
bug fixed on removing undriven pins (direct connection between clbs) from cb
2020-04-15 20:41:15 -06:00
tangxifan
b9dab2baaf
add exit codes to command execution in shell context
2020-04-08 16:18:05 -06:00
tangxifan
1fb37f4c71
improve directory creator to support same functionality as 'mkdir -p'
2020-04-08 12:55:09 -06:00
tangxifan
0b1c8ac139
bug fixed in identifying the physical interconnect for pb_graph nodes
2020-04-07 19:46:42 -06:00
tangxifan
62276f9e28
minor code format
2020-04-07 18:43:11 -06:00
tangxifan
ff474d87de
fixed critical bug in uniquifying GSBs. Now it can guarantee minimum number of unique GSBs
2020-03-22 16:11:00 -06:00
tangxifan
fdf6a6bd3e
use chan_node_in_edges from rr_gsb in XML writer
2020-03-22 15:48:11 -06:00
tangxifan
7b9384f3b2
add write_gsb command to shell interface
2020-03-21 19:40:26 -06:00
tangxifan
637be076dc
adding xml writer for device rr_gsb to help debugging the compress routing; current compress routing is not working
2020-03-21 18:49:20 -06:00
tangxifan
28123b8052
remove the direct connected IPIN/OPIN from RR GSB builder
2020-03-21 11:38:39 -06:00
tangxifan
aff73bdd74
deployed edge sorting and make it as an option to link_arch command
2020-03-08 15:59:53 -06:00
tangxifan
0c7aa2581d
update vpr8 version with hotfix on undriven pins in GSB
2020-03-08 14:58:56 -06:00
tangxifan
6e83154703
move rr_gsb and rr_chan to tileable rr_graph builder
2020-03-04 14:14:28 -07:00
tangxifan
aa66042dfb
move simulation setting annotation to a separated source file
2020-02-29 15:19:02 -07:00
tangxifan
2dd80e4830
add more methods to acquire physical truth table from physical pb
2020-02-25 21:21:44 -07:00
tangxifan
8e9660b816
add mapped block fast look-up as placement annotation
2020-02-24 16:09:29 -07:00
tangxifan
921bf7dd7b
use constant in device annotation
2020-02-21 20:45:22 -07:00
tangxifan
12f2888c7c
add physical pb data structure and basic allocator
2020-02-21 17:47:27 -07:00
tangxifan
b035b4c87f
debugged with Lbrouter. Next step is to output routing traces to physical pb data structure
2020-02-21 12:16:50 -07:00
tangxifan
62e4f14e30
add lb_rr_graph to device annotation
2020-02-17 17:26:27 -07:00
tangxifan
59c13550e0
add direct annotation with inter-column/row syntax
2020-02-14 17:40:59 -07:00
tangxifan
ce63b1cc62
add circuit model binding for direct connections and enhance model type checking
2020-02-12 11:40:20 -07:00
tangxifan
4a05cec037
add rr_segment binding to circuit model
2020-02-12 11:21:40 -07:00
tangxifan
a736e09c29
add rr_switch binding in link openfpga arch command
2020-02-12 10:52:20 -07:00
tangxifan
feccbc5780
add more methods to link routing to circuit models in device annotation
2020-02-12 10:08:54 -07:00
tangxifan
a31d6c6d1e
rename pb_type annotation to device annotation
2020-02-12 09:52:18 -07:00
tangxifan
175bef014a
add compact_routing hierarchy command
2020-02-11 17:40:37 -07:00
tangxifan
1372f748f1
put GSB builder online
2020-02-11 16:37:14 -07:00
tangxifan
85f3826939
put device rr_gsb online. Ready to plug-in
2020-02-09 14:58:23 -07:00
tangxifan
230c7b709a
put rr_gsb data structure online
2020-02-09 00:20:44 -07:00
tangxifan
0b6b3bc029
start adapting rr_gsb related data structure
2020-02-07 11:32:33 -07:00
tangxifan
ed9e038845
add functionality of LUT truth table fix-up
2020-02-06 17:14:29 -07:00
tangxifan
99f5a86b49
bug fixed for routing annotation and routing net fix-up
2020-02-06 12:54:55 -07:00
tangxifan
cccbb9fd49
add missing files
2020-02-05 22:12:44 -07:00
tangxifan
dad204674b
done an initial version of clustering net fix-up based on routing results. Debugging on the way
2020-02-05 21:50:52 -07:00
tangxifan
75c3507acf
add verbose output option for openfpga linking architecture
2020-01-31 11:36:58 -07:00
tangxifan
392ab0f027
move duplicated codes on message printing to functions
2020-01-31 10:53:41 -07:00
tangxifan
afde9808da
add check codes for physical pb_graph_node and pb_graph_pin annotation
2020-01-31 10:47:05 -07:00
tangxifan
fdc304a0fb
fixed a bug in mapping pb_graph pins using rotation offset
2020-01-30 22:00:53 -07:00
tangxifan
02d6256e95
pass simple test on pb_type annotation for frac_lut5 architecture
2020-01-30 21:39:44 -07:00
tangxifan
007e1997e6
add pb_graph pin annotation
2020-01-30 19:40:40 -07:00
tangxifan
d62c9fe86f
adding pb_graph_node annotation
2020-01-30 16:40:13 -07:00
tangxifan
e48ab8cb44
move annotation source files to a separated folder
2020-01-30 13:37:41 -07:00