Clifford Wolf
|
3da5288ce0
|
Use input default values in hierarchy pass
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-06-19 11:49:20 +02:00 |
Eddie Hung
|
4d6d593fe3
|
&scorr before &sweep, remove &retime as recommended
|
2019-06-17 13:32:08 -07:00 |
Eddie Hung
|
63fc879a5f
|
Copy not move parameters/attributes
|
2019-06-17 13:19:45 -07:00 |
Eddie Hung
|
b45d06d7a3
|
Fix leak removing cells during ABC integration; also preserve attr
|
2019-06-17 12:54:24 -07:00 |
Eddie Hung
|
7250c57c5a
|
Re-enable &dc2
|
2019-06-17 10:28:51 -07:00 |
Eddie Hung
|
fb90d8c18c
|
Cleanup
|
2019-06-16 09:34:26 -07:00 |
Eddie Hung
|
2d85725604
|
Get rid of compiler warnings
|
2019-06-14 13:07:56 -07:00 |
Eddie Hung
|
a632799d5b
|
Update abc9 -D doc
|
2019-06-14 12:29:46 -07:00 |
Eddie Hung
|
e391fc8e7b
|
Enable "abc9 -D <num>" for timing-driven synthesis
|
2019-06-14 12:28:01 -07:00 |
Eddie Hung
|
a48b5bfaa5
|
Further cleanup based on @daveshah1
|
2019-06-14 12:25:06 -07:00 |
Eddie Hung
|
751e640c1d
|
Merge branch 'xaig' of github.com:YosysHQ/yosys into xaig
|
2019-06-14 10:29:16 -07:00 |
Eddie Hung
|
a5425a2f7e
|
Remove extra semicolon
|
2019-06-14 10:11:34 -07:00 |
David Shah
|
9566573054
|
ecp5: Add abc9 option
Signed-off-by: David Shah <dave@ds0.me>
|
2019-06-14 17:15:02 +01:00 |
Eddie Hung
|
2c40b66785
|
Rip out all non FPGA stuff from abc9
|
2019-06-12 16:53:12 -07:00 |
Eddie Hung
|
f81a189fb8
|
Fix spelling
|
2019-06-12 16:52:09 -07:00 |
Eddie Hung
|
90dc4d82de
|
Revert "For 'stat' do not count modules with abc_box_id"
This reverts commit b89bb74452 .
|
2019-06-12 16:51:37 -07:00 |
Eddie Hung
|
b3faf0246d
|
Be more precise when connecting during ABC9 re-integration
|
2019-06-12 16:04:33 -07:00 |
Eddie Hung
|
2e7e73f483
|
Remove hacky wideports_split from abc9
|
2019-06-12 15:52:49 -07:00 |
Eddie Hung
|
d9974b85e7
|
Fix compile errors when #if 1 for debug
|
2019-06-12 15:47:39 -07:00 |
Eddie Hung
|
8bb67fa67c
|
Do not call abc9 if no outputs
|
2019-06-12 10:18:44 -07:00 |
Eddie Hung
|
14e870d4c4
|
More write_xaiger cleanup
|
2019-06-12 10:00:57 -07:00 |
Eddie Hung
|
b21d29598a
|
Consistency
|
2019-06-12 09:40:51 -07:00 |
Eddie Hung
|
b2c72f74f0
|
Merge branch 'xc7mux' into xaig
|
2019-06-12 09:14:27 -07:00 |
Eddie Hung
|
afd620fd5f
|
Typo: wire delay is -W argument
|
2019-06-12 09:13:53 -07:00 |
Eddie Hung
|
2cbcd6224c
|
Revert "Merge remote-tracking branch 'origin/eddie/shregmap_improve' into xc7mux"
This reverts commit a138381ac3 , reversing
changes made to b77c5da769 .
|
2019-06-12 09:05:02 -07:00 |
Eddie Hung
|
882a83c383
|
Revert "Merge remote-tracking branch 'origin/eddie/muxpack' into xc7mux"
This reverts commit eaee250a6e , reversing
changes made to 935df3569b .
|
2019-06-12 09:04:31 -07:00 |
Eddie Hung
|
86efe9a616
|
Revert "Merge remote-tracking branch 'origin/eddie/muxpack' into xc7mux"
This reverts commit 2223ca91b0 , reversing
changes made to eaee250a6e .
|
2019-06-12 09:01:15 -07:00 |
Eddie Hung
|
1e838a8913
|
Retry "Add "-W' wire delay arg to abc9, use from synth_xilinx"
|
2019-06-12 08:49:15 -07:00 |
Eddie Hung
|
4c9fde87d1
|
Revert "Add "-W' wire delay arg to abc9, use from synth_xilinx"
This reverts commit 2dffa4685b .
|
2019-06-12 08:48:45 -07:00 |
Eddie Hung
|
2dffa4685b
|
Add "-W' wire delay arg to abc9, use from synth_xilinx
|
2019-06-11 17:10:47 -07:00 |
Eddie Hung
|
6cdea93724
|
Revert "Try way that doesn't involve creating a new wire"
This reverts commit 2f427acc9e .
|
2019-06-11 16:05:42 -07:00 |
Eddie Hung
|
d26646051c
|
Revert "Merge remote-tracking branch 'origin/eddie/shregmap_improve' into xc7mux"
This reverts commit 5174082208 , reversing
changes made to 54379f9872 .
|
2019-06-11 16:05:27 -07:00 |
Eddie Hung
|
5174082208
|
Merge remote-tracking branch 'origin/eddie/shregmap_improve' into xc7mux
|
2019-06-11 15:48:41 -07:00 |
Eddie Hung
|
2f427acc9e
|
Try way that doesn't involve creating a new wire
|
2019-06-11 15:48:20 -07:00 |
Eddie Hung
|
a138381ac3
|
Merge remote-tracking branch 'origin/eddie/shregmap_improve' into xc7mux
|
2019-06-10 16:21:43 -07:00 |
Eddie Hung
|
f19aa8d989
|
If d_bit already in sigbit_chain_next, create extra wire
|
2019-06-10 16:16:40 -07:00 |
Eddie Hung
|
a1d4ae78a0
|
Revert "Rename shregmap -tech xilinx -> xilinx_dynamic"
This reverts commit 94a5f4e609 .
|
2019-06-10 14:34:43 -07:00 |
Eddie Hung
|
7d27e1e431
|
Revert "shregmap -tech xilinx_dynamic to work -params and -enpol"
This reverts commit 45d1bdf83a .
|
2019-06-10 14:34:16 -07:00 |
Eddie Hung
|
3579d68193
|
Revert "Refactor to ShregmapTechXilinx7Static"
This reverts commit e1e37db860 .
|
2019-06-10 14:34:15 -07:00 |
Eddie Hung
|
b6a39351f4
|
Revert "Add -tech xilinx_static"
This reverts commit dfe9d95579 .
|
2019-06-10 14:34:14 -07:00 |
Eddie Hung
|
e1dbeb3004
|
Revert "Continue support for ShregmapTechXilinx7Static"
This reverts commit 72eda94a66 .
|
2019-06-10 14:34:14 -07:00 |
Eddie Hung
|
9d8563178e
|
Revert "shregmap -tech xilinx_static to handle INIT"
This reverts commit 935df3569b .
|
2019-06-10 14:34:12 -07:00 |
Eddie Hung
|
5b999ae68d
|
Elaborate muxpack doc
|
2019-06-10 10:32:19 -07:00 |
Eddie Hung
|
1dd7e23a20
|
Merge remote-tracking branch 'origin/master' into eddie/muxpack
|
2019-06-10 10:28:40 -07:00 |
Eddie Hung
|
5a46a0b385
|
Fine tune aigerparse
|
2019-06-07 16:57:32 -07:00 |
Eddie Hung
|
f705f6a0b5
|
Comment O(N) -> O(N^2)
|
2019-06-07 15:39:12 -07:00 |
Eddie Hung
|
ba52d9b471
|
Extend ExclusiveDatabase to query SigSpec-s (for $pmux)
|
2019-06-07 15:34:16 -07:00 |
Eddie Hung
|
9b408838f1
|
Add ExclusiveDatabase to check exclusive $eq/$logic_not cell results
|
2019-06-07 14:18:17 -07:00 |
Eddie Hung
|
887df8914c
|
Resolve @cliffordwolf comment on redundant check
|
2019-06-07 11:37:52 -07:00 |
Eddie Hung
|
5ab59cd59e
|
Resolve @cliffordwolf comment on sigmap
|
2019-06-07 11:36:19 -07:00 |
Eddie Hung
|
30abdaf3b2
|
Allow muxcover costs to be changed
|
2019-06-07 08:34:11 -07:00 |
Eddie Hung
|
fe4394fb9a
|
Allow muxcover costs to be changed
|
2019-06-07 08:30:39 -07:00 |
Eddie Hung
|
2223ca91b0
|
Merge remote-tracking branch 'origin/eddie/muxpack' into xc7mux
|
2019-06-06 14:22:10 -07:00 |
Eddie Hung
|
5c277c6325
|
Fix and test for balanced case
|
2019-06-06 14:21:34 -07:00 |
Eddie Hung
|
eaee250a6e
|
Merge remote-tracking branch 'origin/eddie/muxpack' into xc7mux
|
2019-06-06 14:06:59 -07:00 |
Eddie Hung
|
ccdf989025
|
Support cascading $pmux.A with $mux.A and $mux.B
|
2019-06-06 13:51:22 -07:00 |
Eddie Hung
|
dc7b8c4b94
|
More cleanup
|
2019-06-06 12:56:34 -07:00 |
Eddie Hung
|
978fda94f6
|
Fix spacing
|
2019-06-06 12:46:42 -07:00 |
Eddie Hung
|
d2172c6846
|
Non chain user check using next_sig
|
2019-06-06 12:44:50 -07:00 |
Eddie Hung
|
83450a9489
|
Move muxpack from passes/techmap to passes/opt
|
2019-06-06 12:15:13 -07:00 |
Eddie Hung
|
3dd0682f29
|
Update doc
|
2019-06-06 12:11:59 -07:00 |
Eddie Hung
|
3e76e3a6fa
|
Add tests, fix for !=
|
2019-06-06 11:54:38 -07:00 |
Eddie Hung
|
543dd11c7e
|
Missing file
|
2019-06-06 11:03:45 -07:00 |
Eddie Hung
|
7bd1c664a6
|
Initial adaptation of muxpack from shregmap
|
2019-06-06 10:51:02 -07:00 |
Clifford Wolf
|
e4e1cd6930
|
Merge pull request #1071 from YosysHQ/eddie/fix_1070
Fix typo in opt_rmdff causing register to be incorrectly removed
|
2019-06-06 06:50:12 +02:00 |
Clifford Wolf
|
50e2dce5e7
|
Merge pull request #1072 from YosysHQ/eddie/fix_1069
Error out if no top module given before 'sim'
|
2019-06-06 06:49:07 +02:00 |
Eddie Hung
|
fd8ef128bf
|
Missing doc for -tech xilinx in shregmap
|
2019-06-05 14:21:44 -07:00 |
Eddie Hung
|
dd134914cc
|
Error out if no top module given before 'sim'
|
2019-06-05 14:16:24 -07:00 |
Eddie Hung
|
feb2ddb52b
|
Fix typo in opt_rmdff
|
2019-06-05 14:08:14 -07:00 |
Eddie Hung
|
935df3569b
|
shregmap -tech xilinx_static to handle INIT
|
2019-06-05 12:55:59 -07:00 |
Eddie Hung
|
72eda94a66
|
Continue support for ShregmapTechXilinx7Static
|
2019-06-05 12:33:55 -07:00 |
Eddie Hung
|
dfe9d95579
|
Add -tech xilinx_static
|
2019-06-05 11:14:14 -07:00 |
Eddie Hung
|
e1e37db860
|
Refactor to ShregmapTechXilinx7Static
|
2019-06-05 11:08:08 -07:00 |
Eddie Hung
|
45d1bdf83a
|
shregmap -tech xilinx_dynamic to work -params and -enpol
|
2019-06-05 10:21:57 -07:00 |
Eddie Hung
|
a3a80b755c
|
Merge pull request #1067 from YosysHQ/clifford/fix1065
Suppress driver-driver conflict warning for unknown cell types
|
2019-06-05 09:59:05 -07:00 |
Eddie Hung
|
bcc0a5d136
|
Merge remote-tracking branch 'origin/master' into xc7mux
|
2019-06-05 09:56:57 -07:00 |
Eddie Hung
|
b5aff1de04
|
Merge remote-tracking branch 'origin/clifford/fix1065' into xc7mux
|
2019-06-05 09:56:51 -07:00 |
Clifford Wolf
|
b33176dafb
|
Major rewrite of wire selection in setundef -init
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-06-05 10:26:48 +02:00 |
Clifford Wolf
|
6cc60ffd67
|
Indent fix
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-06-05 09:53:06 +02:00 |
Clifford Wolf
|
00d32eb73d
|
Merge pull request #999 from jakobwenzel/setundefInitFix
initialize more registers in setundef -init
|
2019-06-05 09:50:15 +02:00 |
Clifford Wolf
|
4190d7c094
|
Fix typo in fmcombine log message, fixes #1063
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-06-05 09:26:44 +02:00 |
Clifford Wolf
|
8a6f9977f6
|
Suppress driver-driver conflict warning for unknown cell types, fixes #1065
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-06-05 09:14:12 +02:00 |
Eddie Hung
|
94a5f4e609
|
Rename shregmap -tech xilinx -> xilinx_dynamic
|
2019-06-04 14:34:36 -07:00 |
Eddie Hung
|
f81a0ed92e
|
Merge remote-tracking branch 'origin/master' into xc7mux
|
2019-06-03 23:07:08 -07:00 |
Eddie Hung
|
295bd8d0bf
|
Remove dupe
|
2019-06-03 12:32:20 -07:00 |
Eddie Hung
|
eb08e71bd1
|
Merge branch 'xaig' into xc7mux
|
2019-05-31 13:03:03 -07:00 |
Eddie Hung
|
a379234f56
|
Throw out unused code inherited from abc
|
2019-05-31 12:50:11 -07:00 |
Clifford Wolf
|
90ec2cda42
|
Fix "tee" handling of log_streams
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-05-31 09:28:51 +02:00 |
Eddie Hung
|
4a6b9af227
|
Fix spelling
|
2019-05-30 15:50:47 -07:00 |
Eddie Hung
|
a44fe3a632
|
Revert "Re-enable &dc2"
This reverts commit 8c58c728a7 .
|
2019-05-30 11:41:50 -07:00 |
Eddie Hung
|
0800846e73
|
Do not double count LUT1s
|
2019-05-30 11:32:14 -07:00 |
Eddie Hung
|
8c58c728a7
|
Re-enable &dc2
|
2019-05-30 00:42:41 -07:00 |
Eddie Hung
|
2560f92f29
|
Reduce -W to 160
|
2019-05-29 23:01:46 -07:00 |
Eddie Hung
|
854557814e
|
Erase all boxes before stitching
|
2019-05-29 19:17:36 -07:00 |
Eddie Hung
|
b955344ecd
|
Call &if with -W 250
|
2019-05-29 16:34:52 -07:00 |
Eddie Hung
|
ecaa7856e9
|
Add some debug to abc9
|
2019-05-29 15:21:41 -07:00 |
Clifford Wolf
|
349c47250a
|
Merge pull request #1049 from YosysHQ/clifford/fix1047
Do not use shiftmul peepopt pattern when mul result is truncated
|
2019-05-28 19:02:26 +02:00 |
Eddie Hung
|
cdedf51c32
|
From master
|
2019-05-28 09:37:50 -07:00 |
Eddie Hung
|
914074a07c
|
Update from master
|
2019-05-28 09:35:45 -07:00 |
Eddie Hung
|
ba9513b325
|
Merge remote-tracking branch 'origin/master' into xc7mux
|
2019-05-28 09:30:53 -07:00 |