Victor
|
9a2fc86dcd
|
add dependency on build_fabric
|
2024-09-06 17:58:47 +08:00 |
Victor
|
7bacc781d0
|
update code according to code review comments
|
2024-09-06 15:39:08 +08:00 |
Victor
|
4aca4fda6f
|
fix issue in reg test
|
2024-09-05 10:43:53 +08:00 |
Victor
|
ba5c8a3364
|
update code format
|
2024-09-03 11:20:51 +08:00 |
Victor
|
0093d4b269
|
Add command report_reference
|
2024-09-02 15:21:50 +08:00 |
tangxifan
|
4b54e6fad1
|
[core] fixed a corner case where spine usage should be updated after each switch point connection
|
2024-08-15 20:12:31 -07:00 |
tangxifan
|
642cb6eb9a
|
[core] coord adjustment should occur based on des coord
|
2024-08-15 14:28:29 -07:00 |
tangxifan
|
c7da894eaf
|
[core] fixed a bug where some spine was wrongly disabled
|
2024-08-15 14:10:34 -07:00 |
tangxifan
|
5877a3f7be
|
[core] code format
|
2024-08-15 12:44:03 -07:00 |
tangxifan
|
00fd21704c
|
[core] fixed a bug where the switch point coordinate of src spine required adjustment
|
2024-08-15 12:41:09 -07:00 |
tangxifan
|
1bcb0d0868
|
[core] code format
|
2024-08-14 18:09:44 -07:00 |
tangxifan
|
4554c5781a
|
[core] fixed a bug where some clock spine was wrongly marked unused
|
2024-08-14 18:08:01 -07:00 |
tangxifan
|
fc06aacc4e
|
[core] code format
|
2024-08-14 10:49:36 -07:00 |
tangxifan
|
665777df51
|
[core] fixed some bug
|
2024-08-14 10:49:12 -07:00 |
tangxifan
|
76e03e3e14
|
[core] code format
|
2024-08-13 23:25:04 -07:00 |
tangxifan
|
735adab9df
|
[core] syntax due to clang
|
2024-08-13 23:24:28 -07:00 |
tangxifan
|
eb7639f44b
|
[core] code format
|
2024-08-13 22:37:34 -07:00 |
tangxifan
|
812686d169
|
[core] support global net fixup in pb pin fixup
|
2024-08-13 22:36:37 -07:00 |
tangxifan
|
ba5994a14c
|
[core] more debugging messages
|
2024-08-13 21:03:49 -07:00 |
tangxifan
|
c2d9696489
|
[core] fixed a bug where some spines are not disabled
|
2024-08-13 15:19:47 -07:00 |
tangxifan
|
ad13058a0b
|
[core] fixed a bug where unused last-level of clock spines are not disabled
|
2024-08-13 15:04:13 -07:00 |
tangxifan
|
4def678b11
|
[core] code format
|
2024-08-09 18:20:18 -07:00 |
tangxifan
|
1af1306444
|
[core] fixed a bug where pin index for subtile is wrongly calculated for clock network taps
|
2024-08-09 18:02:49 -07:00 |
tangxifan
|
f1ab44a212
|
[core] fixed a bug
|
2024-08-09 17:10:58 -07:00 |
tangxifan
|
e4d7192e50
|
[core] fixed a bug where subtile was used for clock network tap name
|
2024-08-09 16:16:05 -07:00 |
tangxifan
|
1d5acea7e0
|
[core] typo
|
2024-08-06 20:17:15 -07:00 |
tangxifan
|
1225679aac
|
[core] code format
|
2024-08-06 17:35:44 -07:00 |
tangxifan
|
0dba4082d1
|
[core] syntax
|
2024-08-06 17:20:34 -07:00 |
tangxifan
|
ac2337d24b
|
[core] rework the option 'constant_undriven_inputs'
|
2024-08-06 16:50:49 -07:00 |
tangxifan
|
2e6b311d04
|
[core] add more details to debug messages
|
2024-08-02 18:33:43 -07:00 |
tangxifan
|
eeaa3373c6
|
[core] code format
|
2024-08-02 17:48:47 -07:00 |
tangxifan
|
82cf7bbb8c
|
[core] Add verbose mode on find_node() for clock rr graph
|
2024-08-02 17:47:41 -07:00 |
tangxifan
|
1ec5847d5a
|
[core] typo
|
2024-08-02 14:27:43 -07:00 |
tangxifan
|
f44c45bdd3
|
[core] code format
|
2024-08-02 14:23:35 -07:00 |
tangxifan
|
f7e30b9974
|
[core] fixed a bug where pb pin fixup does not support perimeter cb
|
2024-08-02 14:21:22 -07:00 |
chungshien
|
b3c8c529d5
|
Merge branch 'lnis-uofu:master' into openfpga-overwrite-bits
|
2024-07-31 12:25:37 -07:00 |
tangxifan
|
d6db51f29e
|
[core] code format
|
2024-07-30 19:09:31 -07:00 |
tangxifan
|
ef6b6f8e40
|
[core] remove warnings
|
2024-07-30 18:50:49 -07:00 |
tangxifan
|
ae95357991
|
[core] code format
|
2024-07-30 15:40:41 -07:00 |
tangxifan
|
a2c3af60d7
|
[core] fixed a bug where unique cb module is not considered as entry point
|
2024-07-30 15:39:44 -07:00 |
tangxifan
|
853883cd36
|
[core] code format
|
2024-07-30 12:56:03 -07:00 |
tangxifan
|
234eee19ae
|
[core] revert
|
2024-07-30 12:29:32 -07:00 |
chungshien-chai
|
0d9f1a3c6b
|
Forward searching the config bit + some minor refactor
|
2024-07-28 19:12:34 -07:00 |
chungshien-chai
|
2a3d69aded
|
Update code based on feedback
|
2024-07-28 02:37:15 -07:00 |
chungshien-chai
|
cbe9a46f95
|
Format and update doc
|
2024-07-28 00:02:20 -07:00 |
chungshien-chai
|
933155b08f
|
Update test flow
|
2024-07-27 23:52:54 -07:00 |
chungshien-chai
|
e60777d23e
|
Use Bitstream Setting XML
|
2024-07-26 01:36:49 -07:00 |
chungshien-chai
|
2ef362d53d
|
Init support overwriting bitstream
|
2024-07-25 17:40:46 -07:00 |
tangxifan
|
1513ea749b
|
[core] supporting clk spine on the same direction
|
2024-07-16 22:12:51 -07:00 |
tangxifan
|
18d12109fb
|
[core] fixed a critical bug where cb port name using index is not considered on clock network entry
|
2024-07-16 17:42:21 -07:00 |