Eddie Hung
|
dca45c0888
|
Merge pull request #937 from YosysHQ/revert-932-eddie/fixdlatch
Revert "Recognise default entry in case even if all cases covered (fix for #931)"
|
2019-04-15 18:39:20 -07:00 |
Eddie Hung
|
b3378745fd
|
Revert "Recognise default entry in case even if all cases covered (fix for #931)"
|
2019-04-15 17:52:45 -07:00 |
Eddie Hung
|
18a4045858
|
Merge pull request #936 from YosysHQ/README-fix-quotes
README: fix some incorrect quoting
|
2019-04-15 12:22:05 -07:00 |
whitequark
|
6323e73cc9
|
README: fix some incorrect quoting.
|
2019-04-15 14:29:46 +00:00 |
Eddie Hung
|
fecafb2207
|
Forgot backslashes
|
2019-04-12 18:22:44 -07:00 |
Eddie Hung
|
9bfcd80063
|
Handle __dummy_o__ and __const[01]__ in read_aiger not abc
|
2019-04-12 18:21:16 -07:00 |
Eddie Hung
|
482a60825b
|
abc to ignore __dummy_o__ and __const[01]__ when re-integrating
|
2019-04-12 18:16:50 -07:00 |
Eddie Hung
|
fe0b421212
|
Output __const0__ and __const1__ CIs
|
2019-04-12 18:16:25 -07:00 |
Eddie Hung
|
c776db3320
|
Merge branch 'xaig' of github.com:YosysHQ/yosys into xaig
|
2019-04-12 17:09:24 -07:00 |
Eddie Hung
|
acf3f5694b
|
Fix inout handling for -map option
|
2019-04-12 17:02:24 -07:00 |
Eddie Hung
|
a16123cc7d
|
Merge branch 'xaig' of github.com:YosysHQ/yosys into xaig
|
2019-04-12 16:31:12 -07:00 |
Eddie Hung
|
d880f73c79
|
Merge remote-tracking branch 'origin/master' into xaig
|
2019-04-12 16:30:53 -07:00 |
Eddie Hung
|
88d43a519b
|
Use -map instead of -symbols for aiger
|
2019-04-12 16:29:14 -07:00 |
Eddie Hung
|
686e772f0b
|
ci_bits and co_bits now a list, order is important for ABC
|
2019-04-12 16:17:48 -07:00 |
Eddie Hung
|
ada130b459
|
Also cope with duplicated CIs
|
2019-04-12 16:17:12 -07:00 |
Eddie Hung
|
c748391730
|
WIP
|
2019-04-12 14:13:11 -07:00 |
Eddie Hung
|
941365b4bb
|
Comment out
|
2019-04-12 12:29:04 -07:00 |
Eddie Hung
|
04e466d5e4
|
Add support for synth_xilinx -abc9 and ignore abc9 -dress opt
|
2019-04-12 12:28:37 -07:00 |
Eddie Hung
|
1c6f0cffd9
|
Cope with an output having same name as an input (i.e. CO)
|
2019-04-12 12:27:07 -07:00 |
Eddie Hung
|
f77da46a87
|
Merge remote-tracking branch 'origin/master' into xaig
|
2019-04-12 12:21:48 -07:00 |
Eddie Hung
|
db1a5ec6a2
|
Merge pull request #928 from litghost/add_xc7_sim_models
Add additional cells sim models for core 7-series primitives.
|
2019-04-12 11:52:45 -07:00 |
Keith Rothman
|
1f9235ede5
|
Remove BUFGCTRL, BUFHCE and LUT6_2 from cells_xtra.
Signed-off-by: Keith Rothman <537074+litghost@users.noreply.github.com>
|
2019-04-12 09:35:15 -07:00 |
Clifford Wolf
|
9d6586b4e1
|
Merge pull request #933 from dh73/master
Fixing issues in CycloneV cell sim
|
2019-04-12 14:57:36 +02:00 |
Clifford Wolf
|
48bc203653
|
Merge pull request #932 from YosysHQ/eddie/fixdlatch
Recognise default entry in case even if all cases covered (fix for #931)
|
2019-04-12 14:57:01 +02:00 |
Diego
|
643ae9bfc5
|
Fixing issues in CycloneV cell sim
|
2019-04-11 19:59:03 -05:00 |
Eddie Hung
|
7685469ee2
|
Add default entry to testcase
|
2019-04-11 15:03:40 -07:00 |
Eddie Hung
|
adc6efb584
|
Recognise default entry in case even if all cases covered (#931)
|
2019-04-11 12:34:51 -07:00 |
Eddie Hung
|
2217d59e29
|
Add non-input bits driven by unrecognised cells as ci_bits
|
2019-04-10 18:06:33 -07:00 |
Eddie Hung
|
1a49cf29d8
|
parse_aiger() to rename all $lut cells after "clean"
|
2019-04-10 14:02:23 -07:00 |
Keith Rothman
|
e107ccdde8
|
Fix LUT6_2 definition.
Signed-off-by: Keith Rothman <537074+litghost@users.noreply.github.com>
|
2019-04-09 11:43:19 -07:00 |
Keith Rothman
|
5e0339855f
|
Add additional cells sim models for core 7-series primatives.
Signed-off-by: Keith Rothman <537074+litghost@users.noreply.github.com>
|
2019-04-09 09:01:53 -07:00 |
Eddie Hung
|
0deaccbaae
|
Fix a few typos
|
2019-04-08 16:46:33 -07:00 |
Eddie Hung
|
12c34136ba
|
More space fixing
|
2019-04-08 16:40:17 -07:00 |
Eddie Hung
|
36efec01b8
|
Fix spacing
|
2019-04-08 16:37:22 -07:00 |
Eddie Hung
|
bca3cf6843
|
Merge branch 'master' into xaig
|
2019-04-08 16:31:59 -07:00 |
Clifford Wolf
|
e194e65358
|
Merge pull request #919 from YosysHQ/multiport_transp
memory_bram: Fix multiport make_transp
|
2019-04-08 21:14:05 +02:00 |
David Shah
|
2bf3ca6443
|
memory_bram: Fix multiport make_transp
Signed-off-by: David Shah <dave@ds0.me>
|
2019-04-07 16:56:31 +01:00 |
Clifford Wolf
|
dfb242c905
|
Add "read_ilang -lib"
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-04-05 17:31:49 +02:00 |
Clifford Wolf
|
75ca06526a
|
Added missing argument checking to "mutate" command
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-04-04 18:10:10 +02:00 |
Eddie Hung
|
ef84b434a5
|
Merge pull request #913 from smunaut/fix_proc_mux
proc_mux: Fix crash when trying to optimize non-existant mux to shiftx
|
2019-04-03 06:27:41 -07:00 |
Sylvain Munaut
|
39380c45ba
|
proc_mux: Fix crash when trying to optimize non-existant mux to shiftx
last_mux_cell can be NULL ...
Signed-off-by: Sylvain Munaut <tnt@246tNt.com>
|
2019-04-03 14:50:12 +02:00 |
Clifford Wolf
|
721fa1cbd8
|
Merge pull request #912 from YosysHQ/bram_addr_en
memory_bram: Consider read enable for address expansion register
|
2019-04-03 10:00:18 +02:00 |
Clifford Wolf
|
3f6554d698
|
Merge pull request #910 from ucb-bar/memupdates
Refine memory support to deal with general Verilog memory definitions.
|
2019-04-03 09:59:11 +02:00 |
David Shah
|
6acbc016f4
|
memory_bram: Consider read enable for address expansion register
Signed-off-by: David Shah <dave@ds0.me>
|
2019-04-02 19:47:50 +01:00 |
Eddie Hung
|
aaa2690a56
|
Merge pull request #895 from YosysHQ/pmux2shiftx
RFC: Add a pmux-to-shiftx optimisation to proc_mux
|
2019-04-02 00:16:14 -07:00 |
Jim Lawson
|
73b87e7807
|
Refine memory support to deal with general Verilog memory definitions.
|
2019-04-01 15:02:12 -07:00 |
Clifford Wolf
|
22035c20ff
|
Merge pull request #907 from YosysHQ/clifford/fix906
Build Verilog parser with -DYYMAXDEPTH=100000
|
2019-03-30 00:09:42 +01:00 |
Clifford Wolf
|
584d2030bf
|
Build Verilog parser with -DYYMAXDEPTH=100000, fixes #906
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-03-29 16:32:44 +01:00 |
Clifford Wolf
|
32bd0f22ec
|
Merge pull request #901 from trcwm/libertyfixes
Libertyfixes: accept superfluous ; at end of group.
|
2019-03-28 09:32:05 +01:00 |
Clifford Wolf
|
662429cc49
|
Merge pull request #903 from YosysHQ/bram_reset_transp
memory_bram: Reset make_transp when growing read ports
|
2019-03-28 09:30:48 +01:00 |