2013-10-27 03:33:47 -05:00
|
|
|
/*
|
|
|
|
* yosys -- Yosys Open SYnthesis Suite
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Clifford Wolf <clifford@clifford.at>
|
2015-07-02 04:14:30 -05:00
|
|
|
*
|
2013-10-27 03:33:47 -05:00
|
|
|
* Permission to use, copy, modify, and/or distribute this software for any
|
|
|
|
* purpose with or without fee is hereby granted, provided that the above
|
|
|
|
* copyright notice and this permission notice appear in all copies.
|
2015-07-02 04:14:30 -05:00
|
|
|
*
|
2013-10-27 03:33:47 -05:00
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
|
|
|
|
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
|
|
|
|
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
|
|
|
|
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
|
|
|
|
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
|
|
|
|
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "kernel/register.h"
|
|
|
|
#include "kernel/celltypes.h"
|
|
|
|
#include "kernel/rtlil.h"
|
|
|
|
#include "kernel/log.h"
|
|
|
|
|
2014-09-27 09:17:53 -05:00
|
|
|
USING_YOSYS_NAMESPACE
|
|
|
|
PRIVATE_NAMESPACE_BEGIN
|
|
|
|
|
2019-04-26 16:32:18 -05:00
|
|
|
struct SynthXilinxPass : public ScriptPass
|
2013-10-27 03:33:47 -05:00
|
|
|
{
|
2019-04-26 16:32:18 -05:00
|
|
|
SynthXilinxPass() : ScriptPass("synth_xilinx", "synthesis for Xilinx FPGAs") { }
|
2018-04-18 18:48:05 -05:00
|
|
|
|
2018-07-21 01:41:18 -05:00
|
|
|
void help() YS_OVERRIDE
|
2013-10-27 03:33:47 -05:00
|
|
|
{
|
|
|
|
// |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|
|
|
|
|
log("\n");
|
|
|
|
log(" synth_xilinx [options]\n");
|
|
|
|
log("\n");
|
|
|
|
log("This command runs synthesis for Xilinx FPGAs. This command does not operate on\n");
|
2015-01-13 06:20:32 -06:00
|
|
|
log("partly selected designs. At the moment this command creates netlists that are\n");
|
2015-02-01 16:06:44 -06:00
|
|
|
log("compatible with 7-Series Xilinx devices.\n");
|
2013-10-27 03:33:47 -05:00
|
|
|
log("\n");
|
|
|
|
log(" -top <module>\n");
|
2015-04-04 12:00:15 -05:00
|
|
|
log(" use the specified module as top module\n");
|
2013-10-27 03:33:47 -05:00
|
|
|
log("\n");
|
2019-05-07 08:04:36 -05:00
|
|
|
log(" -arch {xcup|xcu|xc7|xc6s}\n");
|
|
|
|
log(" run synthesis for the specified Xilinx architecture\n");
|
|
|
|
log(" default: xc7\n");
|
|
|
|
log("\n");
|
2013-10-27 03:33:47 -05:00
|
|
|
log(" -edif <file>\n");
|
|
|
|
log(" write the design to the specified edif file. writing of an output file\n");
|
|
|
|
log(" is omitted if this parameter is not specified.\n");
|
|
|
|
log("\n");
|
2018-04-18 18:48:05 -05:00
|
|
|
log(" -blif <file>\n");
|
|
|
|
log(" write the design to the specified BLIF file. writing of an output file\n");
|
|
|
|
log(" is omitted if this parameter is not specified.\n");
|
|
|
|
log("\n");
|
|
|
|
log(" -vpr\n");
|
|
|
|
log(" generate an output netlist (and BLIF file) suitable for VPR\n");
|
|
|
|
log(" (this feature is experimental and incomplete)\n");
|
|
|
|
log("\n");
|
2019-04-24 18:46:41 -05:00
|
|
|
log(" -nocarry\n");
|
|
|
|
log(" disable inference of carry chains\n");
|
|
|
|
log("\n");
|
2019-03-01 16:35:14 -06:00
|
|
|
log(" -nobram\n");
|
2019-03-21 17:04:44 -05:00
|
|
|
log(" disable inference of block rams\n");
|
2019-03-01 13:21:07 -06:00
|
|
|
log("\n");
|
2019-03-01 16:35:14 -06:00
|
|
|
log(" -nodram\n");
|
2019-03-21 17:04:44 -05:00
|
|
|
log(" disable inference of distributed rams\n");
|
|
|
|
log("\n");
|
2019-04-03 10:28:07 -05:00
|
|
|
log(" -nosrl\n");
|
2019-03-21 17:04:44 -05:00
|
|
|
log(" disable inference of shift registers\n");
|
2019-03-01 13:21:07 -06:00
|
|
|
log("\n");
|
2019-04-22 14:36:15 -05:00
|
|
|
log(" -nomux\n");
|
|
|
|
log(" disable inference of wide multiplexers\n");
|
|
|
|
log("\n");
|
2013-10-27 03:33:47 -05:00
|
|
|
log(" -run <from_label>:<to_label>\n");
|
|
|
|
log(" only run the commands between the labels (see below). an empty\n");
|
|
|
|
log(" from label is synonymous to 'begin', and empty to label is\n");
|
|
|
|
log(" synonymous to the end of the command list.\n");
|
|
|
|
log("\n");
|
2015-01-17 13:47:18 -06:00
|
|
|
log(" -flatten\n");
|
|
|
|
log(" flatten design before synthesis\n");
|
|
|
|
log("\n");
|
|
|
|
log(" -retime\n");
|
|
|
|
log(" run 'abc' with -dff option\n");
|
|
|
|
log("\n");
|
2019-04-09 12:06:44 -05:00
|
|
|
log(" -abc9\n");
|
|
|
|
log(" use abc9 instead of abc\n");
|
|
|
|
log("\n");
|
2013-10-27 03:33:47 -05:00
|
|
|
log("\n");
|
|
|
|
log("The following commands are executed by this synthesis command:\n");
|
2019-04-26 16:32:18 -05:00
|
|
|
help_script();
|
2018-04-18 18:48:05 -05:00
|
|
|
log("\n");
|
2013-10-27 03:33:47 -05:00
|
|
|
}
|
2019-04-26 16:32:18 -05:00
|
|
|
|
2019-05-21 16:21:00 -05:00
|
|
|
std::string top_opt, edif_file, blif_file, abc, arch;
|
2019-05-02 12:44:59 -05:00
|
|
|
bool flatten, retime, vpr, nocarry, nobram, nodram, nosrl, nomux;
|
2019-04-26 16:32:18 -05:00
|
|
|
|
|
|
|
void clear_flags() YS_OVERRIDE
|
|
|
|
{
|
|
|
|
top_opt = "-auto-top";
|
|
|
|
edif_file.clear();
|
|
|
|
blif_file.clear();
|
2019-05-02 12:44:59 -05:00
|
|
|
abc = "abc";
|
2019-04-26 16:32:18 -05:00
|
|
|
flatten = false;
|
|
|
|
retime = false;
|
|
|
|
vpr = false;
|
2019-05-21 16:21:00 -05:00
|
|
|
nocarry = false;
|
2019-04-26 16:32:18 -05:00
|
|
|
nobram = false;
|
|
|
|
nodram = false;
|
|
|
|
nosrl = false;
|
2019-05-02 12:44:59 -05:00
|
|
|
nomux = false;
|
2019-05-07 08:04:36 -05:00
|
|
|
arch = "xc7";
|
2019-04-26 16:32:18 -05:00
|
|
|
}
|
|
|
|
|
2018-07-21 01:41:18 -05:00
|
|
|
void execute(std::vector<std::string> args, RTLIL::Design *design) YS_OVERRIDE
|
2013-10-27 03:33:47 -05:00
|
|
|
{
|
|
|
|
std::string run_from, run_to;
|
2019-04-26 16:32:18 -05:00
|
|
|
clear_flags();
|
2013-10-27 03:33:47 -05:00
|
|
|
|
|
|
|
size_t argidx;
|
|
|
|
for (argidx = 1; argidx < args.size(); argidx++)
|
|
|
|
{
|
|
|
|
if (args[argidx] == "-top" && argidx+1 < args.size()) {
|
2015-04-04 12:00:15 -05:00
|
|
|
top_opt = "-top " + args[++argidx];
|
2013-10-27 03:33:47 -05:00
|
|
|
continue;
|
|
|
|
}
|
2019-05-07 08:04:36 -05:00
|
|
|
if (args[argidx] == "-arch" && argidx+1 < args.size()) {
|
|
|
|
arch = args[++argidx];
|
|
|
|
continue;
|
|
|
|
}
|
2013-10-27 03:33:47 -05:00
|
|
|
if (args[argidx] == "-edif" && argidx+1 < args.size()) {
|
|
|
|
edif_file = args[++argidx];
|
|
|
|
continue;
|
|
|
|
}
|
2018-04-18 18:48:05 -05:00
|
|
|
if (args[argidx] == "-blif" && argidx+1 < args.size()) {
|
|
|
|
blif_file = args[++argidx];
|
|
|
|
continue;
|
|
|
|
}
|
2013-10-27 03:33:47 -05:00
|
|
|
if (args[argidx] == "-run" && argidx+1 < args.size()) {
|
|
|
|
size_t pos = args[argidx+1].find(':');
|
|
|
|
if (pos == std::string::npos)
|
|
|
|
break;
|
|
|
|
run_from = args[++argidx].substr(0, pos);
|
|
|
|
run_to = args[argidx].substr(pos+1);
|
|
|
|
continue;
|
|
|
|
}
|
2015-01-17 13:47:18 -06:00
|
|
|
if (args[argidx] == "-flatten") {
|
|
|
|
flatten = true;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (args[argidx] == "-retime") {
|
|
|
|
retime = true;
|
|
|
|
continue;
|
|
|
|
}
|
2018-04-18 18:48:05 -05:00
|
|
|
if (args[argidx] == "-vpr") {
|
|
|
|
vpr = true;
|
|
|
|
continue;
|
|
|
|
}
|
2019-04-24 18:46:41 -05:00
|
|
|
if (args[argidx] == "-nocarry") {
|
|
|
|
nocarry = true;
|
|
|
|
continue;
|
|
|
|
}
|
2019-03-01 16:35:14 -06:00
|
|
|
if (args[argidx] == "-nobram") {
|
|
|
|
nobram = true;
|
2019-03-01 13:21:07 -06:00
|
|
|
continue;
|
|
|
|
}
|
2019-03-01 16:35:14 -06:00
|
|
|
if (args[argidx] == "-nodram") {
|
|
|
|
nodram = true;
|
2019-03-01 13:21:07 -06:00
|
|
|
continue;
|
|
|
|
}
|
2019-03-21 17:04:44 -05:00
|
|
|
if (args[argidx] == "-nosrl") {
|
|
|
|
nosrl = true;
|
|
|
|
continue;
|
|
|
|
}
|
2019-04-22 14:36:15 -05:00
|
|
|
if (args[argidx] == "-nomux") {
|
|
|
|
nomux = true;
|
|
|
|
continue;
|
|
|
|
}
|
2019-04-09 12:06:44 -05:00
|
|
|
if (args[argidx] == "-abc9") {
|
|
|
|
abc = "abc9";
|
|
|
|
continue;
|
|
|
|
}
|
2013-10-27 03:33:47 -05:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
extra_args(args, argidx, design);
|
|
|
|
|
2019-05-07 08:04:36 -05:00
|
|
|
if (arch != "xcup" && arch != "xcu" && arch != "xc7" && arch != "xc6s")
|
|
|
|
log_cmd_error("Invalid Xilinx -arch setting: %s\n", arch.c_str());
|
|
|
|
|
2013-10-27 03:33:47 -05:00
|
|
|
if (!design->full_selection())
|
2018-12-07 13:14:07 -06:00
|
|
|
log_cmd_error("This command only operates on fully selected designs!\n");
|
2013-10-27 03:33:47 -05:00
|
|
|
|
2016-04-21 16:28:37 -05:00
|
|
|
log_header(design, "Executing SYNTH_XILINX pass.\n");
|
2013-10-27 03:33:47 -05:00
|
|
|
log_push();
|
|
|
|
|
2019-04-26 16:32:18 -05:00
|
|
|
run_script(design, run_from, run_to);
|
2019-03-01 13:21:07 -06:00
|
|
|
|
2019-04-26 16:32:18 -05:00
|
|
|
log_pop();
|
|
|
|
}
|
2019-03-01 13:21:07 -06:00
|
|
|
|
2019-04-26 16:32:18 -05:00
|
|
|
void script() YS_OVERRIDE
|
|
|
|
{
|
|
|
|
if (check_label("begin")) {
|
|
|
|
if (vpr)
|
2019-05-23 10:58:57 -05:00
|
|
|
run("read_verilog -lib -D_ABC -D_EXPLICIT_CARRY +/xilinx/cells_sim.v");
|
2019-04-26 16:32:18 -05:00
|
|
|
else
|
2019-05-23 10:58:57 -05:00
|
|
|
run("read_verilog -lib -D_ABC +/xilinx/cells_sim.v");
|
2019-03-01 13:21:07 -06:00
|
|
|
|
2019-04-26 16:32:18 -05:00
|
|
|
run("read_verilog -lib +/xilinx/cells_xtra.v");
|
2019-03-01 13:21:07 -06:00
|
|
|
|
2019-04-26 16:32:18 -05:00
|
|
|
if (!nobram || help_mode)
|
|
|
|
run("read_verilog -lib +/xilinx/brams_bb.v", "(skip if '-nobram')");
|
2013-10-27 03:33:47 -05:00
|
|
|
|
2019-04-26 16:32:18 -05:00
|
|
|
run(stringf("hierarchy -check %s", top_opt.c_str()));
|
2015-01-17 13:47:18 -06:00
|
|
|
}
|
|
|
|
|
2019-04-26 16:32:18 -05:00
|
|
|
if (check_label("flatten", "(with '-flatten' only)")) {
|
|
|
|
if (flatten || help_mode) {
|
|
|
|
run("proc");
|
|
|
|
run("flatten");
|
|
|
|
}
|
2015-01-13 06:20:32 -06:00
|
|
|
}
|
|
|
|
|
2019-04-26 16:32:18 -05:00
|
|
|
if (check_label("coarse")) {
|
|
|
|
run("synth -run coarse");
|
2019-05-02 13:35:57 -05:00
|
|
|
|
|
|
|
// shregmap -tech xilinx can cope with $shiftx and $mux
|
|
|
|
// cells for identifying variable-length shift registers,
|
|
|
|
// so attempt to convert $pmux-es to the former
|
|
|
|
// Also: wide multiplexer inference benefits from this too
|
|
|
|
if ((!nosrl && !nomux) || help_mode)
|
|
|
|
run("pmux2shiftx", "(skip if '-nosrl' and '-nomux')");
|
|
|
|
|
|
|
|
// Run a number of peephole optimisations, including one
|
|
|
|
// that optimises $mul cells driving $shiftx's B input
|
|
|
|
// and that aids wide mux analysis
|
|
|
|
run("peepopt");
|
2013-10-27 03:33:47 -05:00
|
|
|
}
|
|
|
|
|
2019-04-26 16:32:18 -05:00
|
|
|
if (check_label("bram", "(skip if '-nobram')")) {
|
|
|
|
if (!nobram || help_mode) {
|
|
|
|
run("memory_bram -rules +/xilinx/brams.txt");
|
|
|
|
run("techmap -map +/xilinx/brams_map.v");
|
2019-03-01 13:21:07 -06:00
|
|
|
}
|
2015-04-09 01:17:14 -05:00
|
|
|
}
|
|
|
|
|
2019-04-26 16:32:18 -05:00
|
|
|
if (check_label("dram", "(skip if '-nodram')")) {
|
|
|
|
if (!nodram || help_mode) {
|
|
|
|
run("memory_bram -rules +/xilinx/drams.txt");
|
|
|
|
run("techmap -map +/xilinx/drams_map.v");
|
2019-04-26 18:28:48 -05:00
|
|
|
}
|
2015-04-09 01:17:14 -05:00
|
|
|
}
|
2019-04-26 18:28:48 -05:00
|
|
|
|
2019-04-26 16:32:18 -05:00
|
|
|
if (check_label("fine")) {
|
2019-05-01 20:23:21 -05:00
|
|
|
run("opt -fast -full");
|
|
|
|
run("memory_map");
|
|
|
|
run("dffsr2dff");
|
|
|
|
run("dff2dffe");
|
2019-05-01 20:09:38 -05:00
|
|
|
run("opt -full");
|
2019-04-26 18:09:54 -05:00
|
|
|
|
2019-05-02 13:00:49 -05:00
|
|
|
if (vpr && !nocarry && !help_mode)
|
2019-04-26 16:32:18 -05:00
|
|
|
run("techmap -map +/xilinx/arith_map.v -D _EXPLICIT_CARRY");
|
2019-05-21 18:19:45 -05:00
|
|
|
else if (abc == "abc9" && !nocarry && !help_mode)
|
|
|
|
run("techmap -map +/xilinx/arith_map.v -D _CLB_CARRY", "(skip if '-nocarry')");
|
2019-05-02 13:00:49 -05:00
|
|
|
else if (!nocarry || help_mode)
|
|
|
|
run("techmap -map +/xilinx/arith_map.v", "(skip if '-nocarry')");
|
2019-04-26 18:09:54 -05:00
|
|
|
|
2019-04-26 16:32:18 -05:00
|
|
|
if (!nosrl || help_mode) {
|
2019-04-28 14:51:00 -05:00
|
|
|
// shregmap operates on bit-level flops, not word-level,
|
|
|
|
// so break those down here
|
2019-04-26 16:32:18 -05:00
|
|
|
run("simplemap t:$dff t:$dffe", "(skip if '-nosrl')");
|
2019-04-28 14:51:00 -05:00
|
|
|
// shregmap with '-tech xilinx' infers variable length shift regs
|
2019-04-26 16:32:18 -05:00
|
|
|
run("shregmap -tech xilinx -minlen 3", "(skip if '-nosrl')");
|
2019-04-28 14:51:00 -05:00
|
|
|
}
|
2019-04-26 18:09:54 -05:00
|
|
|
|
2019-05-22 04:36:28 -05:00
|
|
|
if (!nomux || help_mode)
|
|
|
|
run("techmap -map +/xilinx/cells_map.v");
|
|
|
|
|
2019-05-01 20:09:38 -05:00
|
|
|
run("techmap");
|
|
|
|
run("opt -fast");
|
2013-10-27 03:33:47 -05:00
|
|
|
}
|
|
|
|
|
2019-05-01 20:09:38 -05:00
|
|
|
if (check_label("map_cells")) {
|
2019-05-02 13:25:10 -05:00
|
|
|
run("techmap -map +/techmap.v -map +/xilinx/cells_map.v");
|
2019-04-26 16:32:18 -05:00
|
|
|
run("clean");
|
2019-04-10 10:50:31 -05:00
|
|
|
}
|
|
|
|
|
2019-05-01 20:09:38 -05:00
|
|
|
if (check_label("map_luts")) {
|
2019-04-09 13:01:46 -05:00
|
|
|
if (abc == "abc9")
|
2019-05-02 12:44:59 -05:00
|
|
|
run(abc + " -lut +/xilinx/abc.lut -box +/xilinx/abc.box" + string(retime ? " -dff" : ""));
|
|
|
|
else if (help_mode)
|
|
|
|
run(abc + " -luts 2:2,3,6:5,10,20 [-dff]");
|
2019-04-09 13:01:46 -05:00
|
|
|
else
|
2019-05-02 12:44:59 -05:00
|
|
|
run(abc + " -luts 2:2,3,6:5,10,20" + string(retime ? " -dff" : ""));
|
2019-04-26 16:32:18 -05:00
|
|
|
run("clean");
|
2019-04-22 12:45:39 -05:00
|
|
|
// This shregmap call infers fixed length shift registers after abc
|
|
|
|
// has performed any necessary retiming
|
2019-04-26 16:32:18 -05:00
|
|
|
if (!nosrl || help_mode)
|
|
|
|
run("shregmap -minlen 3 -init -params -enpol any_or_none", "(skip if '-nosrl')");
|
|
|
|
run("techmap -map +/xilinx/lut_map.v -map +/xilinx/ff_map.v -map +/xilinx/cells_map.v");
|
|
|
|
run("dffinit -ff FDRE Q INIT -ff FDCE Q INIT -ff FDPE Q INIT -ff FDSE Q INIT "
|
2019-04-10 14:36:06 -05:00
|
|
|
"-ff FDRE_1 Q INIT -ff FDCE_1 Q INIT -ff FDPE_1 Q INIT -ff FDSE_1 Q INIT");
|
2019-04-26 16:32:18 -05:00
|
|
|
run("clean");
|
2013-10-27 03:33:47 -05:00
|
|
|
}
|
|
|
|
|
2019-05-01 20:09:38 -05:00
|
|
|
if (check_label("check")) {
|
2019-04-26 16:32:18 -05:00
|
|
|
run("hierarchy -check");
|
2019-05-11 02:24:52 -05:00
|
|
|
run("stat -tech xilinx");
|
2019-04-26 16:32:18 -05:00
|
|
|
run("check -noinit");
|
2015-02-15 06:00:00 -06:00
|
|
|
}
|
|
|
|
|
2019-05-01 20:09:38 -05:00
|
|
|
if (check_label("edif")) {
|
2019-04-26 16:32:18 -05:00
|
|
|
if (!edif_file.empty() || help_mode)
|
|
|
|
run(stringf("write_edif -pvector bra %s", edif_file.c_str()));
|
2018-04-18 18:48:05 -05:00
|
|
|
}
|
2013-10-27 03:33:47 -05:00
|
|
|
|
2019-05-01 20:09:38 -05:00
|
|
|
if (check_label("blif")) {
|
2019-04-26 16:32:18 -05:00
|
|
|
if (!blif_file.empty() || help_mode)
|
|
|
|
run(stringf("write_blif %s", edif_file.c_str()));
|
2018-04-18 18:48:05 -05:00
|
|
|
}
|
2013-10-27 03:33:47 -05:00
|
|
|
}
|
|
|
|
} SynthXilinxPass;
|
2015-07-02 04:14:30 -05:00
|
|
|
|
2014-09-27 09:17:53 -05:00
|
|
|
PRIVATE_NAMESPACE_END
|