2013-01-05 04:13:26 -06:00
|
|
|
/*
|
|
|
|
* yosys -- Yosys Open SYnthesis Suite
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Clifford Wolf <clifford@clifford.at>
|
2015-07-02 04:14:30 -05:00
|
|
|
*
|
2013-01-05 04:13:26 -06:00
|
|
|
* Permission to use, copy, modify, and/or distribute this software for any
|
|
|
|
* purpose with or without fee is hereby granted, provided that the above
|
|
|
|
* copyright notice and this permission notice appear in all copies.
|
2015-07-02 04:14:30 -05:00
|
|
|
*
|
2013-01-05 04:13:26 -06:00
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
|
|
|
|
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
|
|
|
|
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
|
|
|
|
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
|
|
|
|
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
|
|
|
|
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "kernel/register.h"
|
|
|
|
#include "kernel/sigtools.h"
|
|
|
|
#include "kernel/log.h"
|
|
|
|
#include <stdlib.h>
|
|
|
|
#include <stdio.h>
|
|
|
|
|
2014-09-27 09:17:53 -05:00
|
|
|
USING_YOSYS_NAMESPACE
|
|
|
|
PRIVATE_NAMESPACE_BEGIN
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2014-09-27 09:17:53 -05:00
|
|
|
SigMap assign_map, dff_init_map;
|
|
|
|
SigSet<RTLIL::Cell*> mux_drivers;
|
2015-08-18 06:50:15 -05:00
|
|
|
dict<SigBit, pool<SigBit>> init_attributes;
|
2016-09-30 10:02:38 -05:00
|
|
|
bool keepdc;
|
2019-05-28 01:48:21 -05:00
|
|
|
bool sat;
|
2015-08-18 06:50:15 -05:00
|
|
|
|
|
|
|
void remove_init_attr(SigSpec sig)
|
|
|
|
{
|
|
|
|
for (auto bit : assign_map(sig))
|
|
|
|
if (init_attributes.count(bit))
|
|
|
|
for (auto wbit : init_attributes.at(bit))
|
|
|
|
wbit.wire->attributes.at("\\init")[wbit.offset] = State::Sx;
|
|
|
|
}
|
2014-09-27 09:17:53 -05:00
|
|
|
|
2017-08-09 06:29:52 -05:00
|
|
|
bool handle_dffsr(RTLIL::Module *mod, RTLIL::Cell *cell)
|
|
|
|
{
|
|
|
|
SigSpec sig_set, sig_clr;
|
|
|
|
State pol_set, pol_clr;
|
|
|
|
|
|
|
|
if (cell->hasPort("\\S"))
|
|
|
|
sig_set = cell->getPort("\\S");
|
|
|
|
|
|
|
|
if (cell->hasPort("\\R"))
|
|
|
|
sig_clr = cell->getPort("\\R");
|
|
|
|
|
|
|
|
if (cell->hasPort("\\SET"))
|
|
|
|
sig_set = cell->getPort("\\SET");
|
|
|
|
|
|
|
|
if (cell->hasPort("\\CLR"))
|
|
|
|
sig_clr = cell->getPort("\\CLR");
|
|
|
|
|
|
|
|
log_assert(GetSize(sig_set) == GetSize(sig_clr));
|
|
|
|
|
|
|
|
if (cell->type.substr(0,8) == "$_DFFSR_") {
|
|
|
|
pol_set = cell->type[9] == 'P' ? State::S1 : State::S0;
|
|
|
|
pol_clr = cell->type[10] == 'P' ? State::S1 : State::S0;
|
|
|
|
} else
|
|
|
|
if (cell->type.substr(0,11) == "$_DLATCHSR_") {
|
|
|
|
pol_set = cell->type[12] == 'P' ? State::S1 : State::S0;
|
|
|
|
pol_clr = cell->type[13] == 'P' ? State::S1 : State::S0;
|
|
|
|
} else
|
|
|
|
if (cell->type == "$dffsr" || cell->type == "$dlatchsr") {
|
|
|
|
pol_set = cell->parameters["\\SET_POLARITY"].as_bool() ? State::S1 : State::S0;
|
|
|
|
pol_clr = cell->parameters["\\CLR_POLARITY"].as_bool() ? State::S1 : State::S0;
|
|
|
|
} else
|
|
|
|
log_abort();
|
|
|
|
|
|
|
|
State npol_set = pol_set == State::S0 ? State::S1 : State::S0;
|
|
|
|
State npol_clr = pol_clr == State::S0 ? State::S1 : State::S0;
|
|
|
|
|
|
|
|
SigSpec sig_d = cell->getPort("\\D");
|
|
|
|
SigSpec sig_q = cell->getPort("\\Q");
|
|
|
|
|
|
|
|
bool did_something = false;
|
|
|
|
bool proper_sr = false;
|
|
|
|
bool used_pol_set = false;
|
|
|
|
bool used_pol_clr = false;
|
|
|
|
bool hasreset = false;
|
|
|
|
Const reset_val;
|
|
|
|
SigSpec sig_reset;
|
|
|
|
|
|
|
|
for (int i = 0; i < GetSize(sig_set); i++)
|
|
|
|
{
|
|
|
|
SigBit s = sig_set[i], c = sig_clr[i];
|
|
|
|
|
|
|
|
if (s != npol_set || c != npol_clr)
|
|
|
|
hasreset = true;
|
|
|
|
|
|
|
|
if (s == pol_set || c == pol_clr)
|
|
|
|
{
|
|
|
|
log("Constantly %s Q bit %s for SR cell %s (%s) from module %s.\n",
|
|
|
|
s == pol_set ? "set" : "cleared", log_signal(sig_q[i]),
|
|
|
|
log_id(cell), log_id(cell->type), log_id(mod));
|
|
|
|
|
|
|
|
remove_init_attr(sig_q[i]);
|
|
|
|
mod->connect(sig_q[i], s == pol_set ? State::S1 : State::S0);
|
|
|
|
sig_set.remove(i);
|
|
|
|
sig_clr.remove(i);
|
|
|
|
sig_d.remove(i);
|
|
|
|
sig_q.remove(i--);
|
|
|
|
did_something = true;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (sig_reset.empty() && s.wire != nullptr) sig_reset = s;
|
|
|
|
if (sig_reset.empty() && c.wire != nullptr) sig_reset = c;
|
|
|
|
|
|
|
|
if (s.wire != nullptr && s != sig_reset) proper_sr = true;
|
|
|
|
if (c.wire != nullptr && c != sig_reset) proper_sr = true;
|
|
|
|
|
|
|
|
if ((s.wire == nullptr) != (c.wire == nullptr)) {
|
|
|
|
if (s.wire != nullptr) used_pol_set = true;
|
|
|
|
if (c.wire != nullptr) used_pol_clr = true;
|
|
|
|
reset_val.bits.push_back(c.wire == nullptr ? State::S1 : State::S0);
|
|
|
|
} else
|
|
|
|
proper_sr = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!hasreset)
|
|
|
|
proper_sr = false;
|
|
|
|
|
|
|
|
if (GetSize(sig_set) == 0)
|
|
|
|
{
|
|
|
|
log("Removing %s (%s) from module %s.\n", log_id(cell), log_id(cell->type), log_id(mod));
|
|
|
|
mod->remove(cell);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cell->type == "$dffsr" || cell->type == "$dlatchsr")
|
|
|
|
{
|
|
|
|
cell->setParam("\\WIDTH", GetSize(sig_d));
|
|
|
|
cell->setPort("\\SET", sig_set);
|
|
|
|
cell->setPort("\\CLR", sig_clr);
|
|
|
|
cell->setPort("\\D", sig_d);
|
|
|
|
cell->setPort("\\Q", sig_q);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
cell->setPort("\\S", sig_set);
|
|
|
|
cell->setPort("\\R", sig_clr);
|
|
|
|
cell->setPort("\\D", sig_d);
|
|
|
|
cell->setPort("\\Q", sig_q);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (proper_sr)
|
|
|
|
return did_something;
|
|
|
|
|
|
|
|
if (used_pol_set && used_pol_clr && pol_set != pol_clr)
|
|
|
|
return did_something;
|
|
|
|
|
2018-02-26 04:46:05 -06:00
|
|
|
if (cell->type == "$dlatchsr")
|
|
|
|
return did_something;
|
|
|
|
|
2017-08-09 06:29:52 -05:00
|
|
|
State unified_pol = used_pol_set ? pol_set : pol_clr;
|
|
|
|
|
|
|
|
if (cell->type == "$dffsr")
|
|
|
|
{
|
|
|
|
if (hasreset)
|
|
|
|
{
|
|
|
|
log("Converting %s (%s) to %s in module %s.\n", log_id(cell), log_id(cell->type), "$adff", log_id(mod));
|
|
|
|
|
|
|
|
cell->type = "$adff";
|
|
|
|
cell->setParam("\\ARST_POLARITY", unified_pol);
|
|
|
|
cell->setParam("\\ARST_VALUE", reset_val);
|
|
|
|
cell->setPort("\\ARST", sig_reset);
|
|
|
|
|
|
|
|
cell->unsetParam("\\SET_POLARITY");
|
|
|
|
cell->unsetParam("\\CLR_POLARITY");
|
|
|
|
cell->unsetPort("\\SET");
|
|
|
|
cell->unsetPort("\\CLR");
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
log("Converting %s (%s) to %s in module %s.\n", log_id(cell), log_id(cell->type), "$dff", log_id(mod));
|
|
|
|
|
|
|
|
cell->type = "$dff";
|
|
|
|
cell->unsetParam("\\SET_POLARITY");
|
|
|
|
cell->unsetParam("\\CLR_POLARITY");
|
|
|
|
cell->unsetPort("\\SET");
|
|
|
|
cell->unsetPort("\\CLR");
|
|
|
|
}
|
2019-02-21 06:48:23 -06:00
|
|
|
|
|
|
|
return true;
|
2017-08-09 06:29:52 -05:00
|
|
|
}
|
2019-02-21 06:48:23 -06:00
|
|
|
|
|
|
|
if (!hasreset)
|
2017-08-09 06:29:52 -05:00
|
|
|
{
|
|
|
|
IdString new_type;
|
|
|
|
|
|
|
|
if (cell->type.substr(0,8) == "$_DFFSR_")
|
|
|
|
new_type = stringf("$_DFF_%c_", cell->type[8]);
|
|
|
|
else if (cell->type.substr(0,11) == "$_DLATCHSR_")
|
|
|
|
new_type = stringf("$_DLATCH_%c_", cell->type[11]);
|
|
|
|
else
|
|
|
|
log_abort();
|
|
|
|
|
|
|
|
log("Converting %s (%s) to %s in module %s.\n", log_id(cell), log_id(cell->type), log_id(new_type), log_id(mod));
|
|
|
|
|
|
|
|
cell->type = new_type;
|
|
|
|
cell->unsetPort("\\S");
|
|
|
|
cell->unsetPort("\\R");
|
|
|
|
|
2019-02-21 06:48:23 -06:00
|
|
|
return true;
|
2017-08-09 06:29:52 -05:00
|
|
|
}
|
2019-02-21 06:48:23 -06:00
|
|
|
|
|
|
|
return did_something;
|
2017-08-09 06:29:52 -05:00
|
|
|
}
|
|
|
|
|
2015-05-23 02:45:48 -05:00
|
|
|
bool handle_dlatch(RTLIL::Module *mod, RTLIL::Cell *dlatch)
|
|
|
|
{
|
2017-01-31 03:15:04 -06:00
|
|
|
SigSpec sig_e;
|
|
|
|
State on_state, off_state;
|
|
|
|
|
|
|
|
if (dlatch->type == "$dlatch") {
|
|
|
|
sig_e = assign_map(dlatch->getPort("\\EN"));
|
|
|
|
on_state = dlatch->getParam("\\EN_POLARITY").as_bool() ? State::S1 : State::S0;
|
|
|
|
off_state = dlatch->getParam("\\EN_POLARITY").as_bool() ? State::S0 : State::S1;
|
|
|
|
} else
|
|
|
|
if (dlatch->type == "$_DLATCH_P_") {
|
|
|
|
sig_e = assign_map(dlatch->getPort("\\E"));
|
|
|
|
on_state = State::S1;
|
|
|
|
off_state = State::S0;
|
|
|
|
} else
|
|
|
|
if (dlatch->type == "$_DLATCH_N_") {
|
|
|
|
sig_e = assign_map(dlatch->getPort("\\E"));
|
|
|
|
on_state = State::S0;
|
|
|
|
off_state = State::S1;
|
|
|
|
} else
|
|
|
|
log_abort();
|
2015-05-23 02:45:48 -05:00
|
|
|
|
2017-01-31 03:15:04 -06:00
|
|
|
if (sig_e == off_state)
|
2015-05-23 02:45:48 -05:00
|
|
|
{
|
|
|
|
RTLIL::Const val_init;
|
|
|
|
for (auto bit : dff_init_map(dlatch->getPort("\\Q")))
|
|
|
|
val_init.bits.push_back(bit.wire == NULL ? bit.data : State::Sx);
|
|
|
|
mod->connect(dlatch->getPort("\\Q"), val_init);
|
|
|
|
goto delete_dlatch;
|
|
|
|
}
|
|
|
|
|
2017-01-31 03:15:04 -06:00
|
|
|
if (sig_e == on_state)
|
2015-05-23 02:45:48 -05:00
|
|
|
{
|
|
|
|
mod->connect(dlatch->getPort("\\Q"), dlatch->getPort("\\D"));
|
|
|
|
goto delete_dlatch;
|
|
|
|
}
|
|
|
|
|
|
|
|
return false;
|
|
|
|
|
|
|
|
delete_dlatch:
|
2016-08-29 18:34:04 -05:00
|
|
|
log("Removing %s (%s) from module %s.\n", log_id(dlatch), log_id(dlatch->type), log_id(mod));
|
2015-08-18 06:50:15 -05:00
|
|
|
remove_init_attr(dlatch->getPort("\\Q"));
|
2015-05-23 02:45:48 -05:00
|
|
|
mod->remove(dlatch);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2019-05-28 01:48:21 -05:00
|
|
|
bool handle_dff(RTLIL::Module *mod, RTLIL::Cell *dff, Pass *pass)
|
2013-01-05 04:13:26 -06:00
|
|
|
{
|
2019-05-23 13:26:18 -05:00
|
|
|
RTLIL::SigSpec sig_d, sig_q, sig_c, sig_r, sig_e;
|
|
|
|
RTLIL::Const val_cp, val_rp, val_rv, val_ep;
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2016-10-14 06:02:36 -05:00
|
|
|
if (dff->type == "$_FF_") {
|
|
|
|
sig_d = dff->getPort("\\D");
|
|
|
|
sig_q = dff->getPort("\\Q");
|
|
|
|
}
|
|
|
|
else if (dff->type == "$_DFF_N_" || dff->type == "$_DFF_P_") {
|
2014-07-31 09:38:54 -05:00
|
|
|
sig_d = dff->getPort("\\D");
|
|
|
|
sig_q = dff->getPort("\\Q");
|
|
|
|
sig_c = dff->getPort("\\C");
|
2013-01-05 04:13:26 -06:00
|
|
|
val_cp = RTLIL::Const(dff->type == "$_DFF_P_", 1);
|
|
|
|
}
|
|
|
|
else if (dff->type.substr(0,6) == "$_DFF_" && dff->type.substr(9) == "_" &&
|
|
|
|
(dff->type[6] == 'N' || dff->type[6] == 'P') &&
|
|
|
|
(dff->type[7] == 'N' || dff->type[7] == 'P') &&
|
|
|
|
(dff->type[8] == '0' || dff->type[8] == '1')) {
|
2014-07-31 09:38:54 -05:00
|
|
|
sig_d = dff->getPort("\\D");
|
|
|
|
sig_q = dff->getPort("\\Q");
|
|
|
|
sig_c = dff->getPort("\\C");
|
|
|
|
sig_r = dff->getPort("\\R");
|
2013-01-05 04:13:26 -06:00
|
|
|
val_cp = RTLIL::Const(dff->type[6] == 'P', 1);
|
|
|
|
val_rp = RTLIL::Const(dff->type[7] == 'P', 1);
|
|
|
|
val_rv = RTLIL::Const(dff->type[8] == '1', 1);
|
|
|
|
}
|
2019-05-23 13:26:18 -05:00
|
|
|
else if (dff->type.substr(0,7) == "$_DFFE_" && dff->type.substr(9) == "_" &&
|
|
|
|
(dff->type[7] == 'N' || dff->type[7] == 'P') &&
|
|
|
|
(dff->type[8] == 'N' || dff->type[8] == 'P')) {
|
|
|
|
sig_d = dff->getPort("\\D");
|
|
|
|
sig_q = dff->getPort("\\Q");
|
|
|
|
sig_c = dff->getPort("\\C");
|
|
|
|
sig_e = dff->getPort("\\E");
|
|
|
|
val_cp = RTLIL::Const(dff->type[6] == 'P', 1);
|
|
|
|
val_ep = RTLIL::Const(dff->type[7] == 'P', 1);
|
|
|
|
}
|
2016-10-14 06:02:36 -05:00
|
|
|
else if (dff->type == "$ff") {
|
|
|
|
sig_d = dff->getPort("\\D");
|
|
|
|
sig_q = dff->getPort("\\Q");
|
|
|
|
}
|
2013-01-05 04:13:26 -06:00
|
|
|
else if (dff->type == "$dff") {
|
2014-07-31 09:38:54 -05:00
|
|
|
sig_d = dff->getPort("\\D");
|
|
|
|
sig_q = dff->getPort("\\Q");
|
|
|
|
sig_c = dff->getPort("\\CLK");
|
2013-01-05 04:13:26 -06:00
|
|
|
val_cp = RTLIL::Const(dff->parameters["\\CLK_POLARITY"].as_bool(), 1);
|
|
|
|
}
|
2019-05-23 13:26:18 -05:00
|
|
|
else if (dff->type == "$dffe") {
|
|
|
|
sig_e = dff->getPort("\\EN");
|
|
|
|
sig_d = dff->getPort("\\D");
|
|
|
|
sig_q = dff->getPort("\\Q");
|
|
|
|
sig_c = dff->getPort("\\CLK");
|
|
|
|
val_cp = RTLIL::Const(dff->parameters["\\CLK_POLARITY"].as_bool(), 1);
|
|
|
|
val_ep = RTLIL::Const(dff->parameters["\\EN_POLARITY"].as_bool(), 1);
|
|
|
|
}
|
2013-01-05 04:13:26 -06:00
|
|
|
else if (dff->type == "$adff") {
|
2014-07-31 09:38:54 -05:00
|
|
|
sig_d = dff->getPort("\\D");
|
|
|
|
sig_q = dff->getPort("\\Q");
|
|
|
|
sig_c = dff->getPort("\\CLK");
|
|
|
|
sig_r = dff->getPort("\\ARST");
|
2013-01-05 04:13:26 -06:00
|
|
|
val_cp = RTLIL::Const(dff->parameters["\\CLK_POLARITY"].as_bool(), 1);
|
|
|
|
val_rp = RTLIL::Const(dff->parameters["\\ARST_POLARITY"].as_bool(), 1);
|
|
|
|
val_rv = dff->parameters["\\ARST_VALUE"];
|
|
|
|
}
|
|
|
|
else
|
2013-05-24 05:32:06 -05:00
|
|
|
log_abort();
|
2013-05-23 00:48:18 -05:00
|
|
|
|
2013-01-05 04:13:26 -06:00
|
|
|
assign_map.apply(sig_d);
|
|
|
|
assign_map.apply(sig_q);
|
|
|
|
assign_map.apply(sig_c);
|
|
|
|
assign_map.apply(sig_r);
|
|
|
|
|
2014-02-04 16:00:32 -06:00
|
|
|
bool has_init = false;
|
2014-02-04 05:02:47 -06:00
|
|
|
RTLIL::Const val_init;
|
|
|
|
for (auto bit : dff_init_map(sig_q).to_sigbit_vector()) {
|
2016-09-30 10:02:38 -05:00
|
|
|
if (bit.wire == NULL || keepdc)
|
2014-02-04 05:02:47 -06:00
|
|
|
has_init = true;
|
|
|
|
val_init.bits.push_back(bit.wire == NULL ? bit.data : RTLIL::State::Sx);
|
|
|
|
}
|
|
|
|
|
2016-10-14 06:02:36 -05:00
|
|
|
if (dff->type.in("$ff", "$dff") && mux_drivers.has(sig_d)) {
|
2013-05-23 00:48:18 -05:00
|
|
|
std::set<RTLIL::Cell*> muxes;
|
|
|
|
mux_drivers.find(sig_d, muxes);
|
|
|
|
for (auto mux : muxes) {
|
2014-07-31 09:38:54 -05:00
|
|
|
RTLIL::SigSpec sig_a = assign_map(mux->getPort("\\A"));
|
|
|
|
RTLIL::SigSpec sig_b = assign_map(mux->getPort("\\B"));
|
2015-04-18 01:04:31 -05:00
|
|
|
if (sig_a == sig_q && sig_b.is_fully_const() && (!has_init || val_init == sig_b.as_const())) {
|
|
|
|
mod->connect(sig_q, sig_b);
|
2013-05-23 00:48:18 -05:00
|
|
|
goto delete_dff;
|
|
|
|
}
|
2015-04-18 01:04:31 -05:00
|
|
|
if (sig_b == sig_q && sig_a.is_fully_const() && (!has_init || val_init == sig_a.as_const())) {
|
|
|
|
mod->connect(sig_q, sig_a);
|
2013-05-23 00:48:18 -05:00
|
|
|
goto delete_dff;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-05-24 18:33:10 -05:00
|
|
|
// If clock is driven by a constant and (i) no reset signal
|
|
|
|
// (ii) Q has no initial value
|
|
|
|
// (iii) initial value is same as reset value
|
2016-10-14 06:02:36 -05:00
|
|
|
if (!sig_c.empty() && sig_c.is_fully_const() && (!sig_r.size() || !has_init || val_init == val_rv)) {
|
2014-02-02 14:09:08 -06:00
|
|
|
if (val_rv.bits.size() == 0)
|
2014-02-04 05:02:47 -06:00
|
|
|
val_rv = val_init;
|
2019-05-24 18:33:10 -05:00
|
|
|
// Q is permanently reset value or initial value
|
2015-07-25 05:01:25 -05:00
|
|
|
mod->connect(sig_q, val_rv);
|
2014-02-02 14:09:08 -06:00
|
|
|
goto delete_dff;
|
|
|
|
}
|
|
|
|
|
2019-05-24 18:33:10 -05:00
|
|
|
// If D is fully undefined and reset signal present and (i) Q has no initial value
|
|
|
|
// (ii) initial value is same as reset value
|
2015-04-18 01:04:31 -05:00
|
|
|
if (sig_d.is_fully_undef() && sig_r.size() && (!has_init || val_init == val_rv)) {
|
2019-05-24 18:33:10 -05:00
|
|
|
// Q is permanently reset value
|
2015-07-25 05:01:25 -05:00
|
|
|
mod->connect(sig_q, val_rv);
|
2014-01-17 09:42:40 -06:00
|
|
|
goto delete_dff;
|
|
|
|
}
|
|
|
|
|
2019-05-24 18:33:10 -05:00
|
|
|
// If D is fully undefined and no reset signal and Q has an initial value
|
2014-07-22 13:15:14 -05:00
|
|
|
if (sig_d.is_fully_undef() && !sig_r.size() && has_init) {
|
2019-05-24 18:33:10 -05:00
|
|
|
// Q is permanently initial value
|
2015-07-25 05:01:25 -05:00
|
|
|
mod->connect(sig_q, val_init);
|
2014-02-04 05:02:47 -06:00
|
|
|
goto delete_dff;
|
|
|
|
}
|
|
|
|
|
2019-05-24 18:33:10 -05:00
|
|
|
// If D is fully constant and (i) no reset signal
|
|
|
|
// (ii) reset value is same as constant D
|
2019-05-24 20:30:51 -05:00
|
|
|
// and (a) has no initial value
|
2019-05-24 18:33:10 -05:00
|
|
|
// (b) initial value same as constant D
|
2019-05-25 14:55:57 -05:00
|
|
|
if (sig_d.is_fully_const() && (!sig_r.size() || val_rv == sig_d.as_const()) && (!has_init || val_init == sig_d.as_const())) {
|
2019-05-24 18:33:10 -05:00
|
|
|
// Q is permanently D
|
2015-07-25 05:01:25 -05:00
|
|
|
mod->connect(sig_q, sig_d);
|
2013-01-05 04:13:26 -06:00
|
|
|
goto delete_dff;
|
|
|
|
}
|
|
|
|
|
2019-05-24 18:33:10 -05:00
|
|
|
// If D input is same as Q output and (i) no reset signal
|
|
|
|
// (ii) no initial signal
|
|
|
|
// (iii) initial value is same as reset value
|
2017-08-06 06:27:18 -05:00
|
|
|
if (sig_d == sig_q && (sig_r.empty() || !has_init || val_init == val_rv)) {
|
2019-05-24 18:33:10 -05:00
|
|
|
// Q is permanently reset value or initial value
|
2015-07-25 05:01:25 -05:00
|
|
|
if (sig_r.size())
|
|
|
|
mod->connect(sig_q, val_rv);
|
2019-05-24 18:33:10 -05:00
|
|
|
else if (has_init)
|
2015-07-25 05:01:25 -05:00
|
|
|
mod->connect(sig_q, val_init);
|
2013-01-05 04:13:26 -06:00
|
|
|
goto delete_dff;
|
|
|
|
}
|
|
|
|
|
2019-05-24 18:33:10 -05:00
|
|
|
// If reset signal is present, and is fully constant
|
2017-08-06 06:27:18 -05:00
|
|
|
if (!sig_r.empty() && sig_r.is_fully_const())
|
|
|
|
{
|
2019-05-24 20:30:51 -05:00
|
|
|
// If reset value is permanently active or if reset is undefined
|
2017-08-06 06:27:18 -05:00
|
|
|
if (sig_r == val_rp || sig_r.is_fully_undef()) {
|
2019-05-24 18:33:10 -05:00
|
|
|
// Q is permanently reset value
|
2017-08-06 06:27:18 -05:00
|
|
|
mod->connect(sig_q, val_rv);
|
|
|
|
goto delete_dff;
|
|
|
|
}
|
|
|
|
|
|
|
|
log("Removing unused reset from %s (%s) from module %s.\n", log_id(dff), log_id(dff->type), log_id(mod));
|
|
|
|
|
|
|
|
if (dff->type == "$adff") {
|
|
|
|
dff->type = "$dff";
|
|
|
|
dff->unsetPort("\\ARST");
|
|
|
|
dff->unsetParam("\\ARST_POLARITY");
|
|
|
|
dff->unsetParam("\\ARST_VALUE");
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
log_assert(dff->type.substr(0,6) == "$_DFF_");
|
|
|
|
dff->type = stringf("$_DFF_%c_", + dff->type[6]);
|
|
|
|
dff->unsetPort("\\R");
|
|
|
|
}
|
|
|
|
|
2019-05-24 20:30:51 -05:00
|
|
|
// If enable signal is present, and is fully constant
|
|
|
|
if (!sig_e.empty() && sig_e.is_fully_const())
|
|
|
|
{
|
|
|
|
// If enable value is permanently inactive
|
|
|
|
if (sig_e != val_ep) {
|
|
|
|
// Q is permanently initial value
|
|
|
|
mod->connect(sig_q, val_init);
|
|
|
|
goto delete_dff;
|
|
|
|
}
|
|
|
|
|
|
|
|
log("Removing unused enable from %s (%s) from module %s.\n", log_id(dff), log_id(dff->type), log_id(mod));
|
|
|
|
|
|
|
|
if (dff->type == "$dffe") {
|
|
|
|
dff->type = "$dff";
|
|
|
|
dff->unsetPort("\\EN");
|
|
|
|
dff->unsetParam("\\EN_POLARITY");
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
log_assert(dff->type.substr(0,7) == "$_DFFE_");
|
|
|
|
dff->type = stringf("$_DFF_%c_", + dff->type[7]);
|
|
|
|
dff->unsetPort("\\E");
|
|
|
|
}
|
|
|
|
|
2019-05-28 01:48:21 -05:00
|
|
|
if (sat && has_init) {
|
|
|
|
std::vector<int> removed_sigbits;
|
|
|
|
|
|
|
|
// for (auto &sigbit : sig_q.bits()) {
|
|
|
|
for (int position =0; position < GetSize(sig_d); position += 1) {
|
|
|
|
RTLIL::SigBit q_sigbit = sig_q[position];
|
|
|
|
RTLIL::SigBit d_sigbit = sig_d[position];
|
|
|
|
RTLIL::Const sigbit_init_val = val_init.extract(position);
|
|
|
|
|
|
|
|
if ((!q_sigbit.wire) || (!d_sigbit.wire)) {
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
char str[1024];
|
|
|
|
sprintf(str, "sat -ignore_unknown_cells -prove %s[%d] %s -set %s[%d] %s",
|
|
|
|
log_id(d_sigbit.wire),
|
|
|
|
d_sigbit.offset,
|
|
|
|
sigbit_init_val.as_string().c_str(),
|
|
|
|
log_id(q_sigbit.wire),
|
|
|
|
q_sigbit.offset,
|
|
|
|
sigbit_init_val.as_string().c_str()
|
|
|
|
);
|
|
|
|
log("Running: %s\n", str);
|
|
|
|
|
|
|
|
log_flush();
|
|
|
|
|
|
|
|
pass->call(mod->design, str);
|
|
|
|
if (mod->design->scratchpad_get_bool("sat.success", false)) {
|
|
|
|
sprintf(str, "connect -set %s[%d] %s",
|
|
|
|
log_id(q_sigbit.wire),
|
|
|
|
q_sigbit.offset,
|
|
|
|
sigbit_init_val.as_string().c_str()
|
|
|
|
);
|
|
|
|
log("Running: %s\n", str);
|
|
|
|
log_flush();
|
|
|
|
pass->call(mod->design, str);
|
|
|
|
// mod->connect(q_sigbit, sigbit_init_val);
|
|
|
|
removed_sigbits.push_back(position);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!removed_sigbits.empty()) {
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-01-05 04:13:26 -06:00
|
|
|
return false;
|
|
|
|
|
|
|
|
delete_dff:
|
2016-08-29 18:34:04 -05:00
|
|
|
log("Removing %s (%s) from module %s.\n", log_id(dff), log_id(dff->type), log_id(mod));
|
2015-08-18 06:50:15 -05:00
|
|
|
remove_init_attr(dff->getPort("\\Q"));
|
2014-07-25 08:05:18 -05:00
|
|
|
mod->remove(dff);
|
2013-01-05 04:13:26 -06:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
struct OptRmdffPass : public Pass {
|
2013-03-01 01:58:55 -06:00
|
|
|
OptRmdffPass() : Pass("opt_rmdff", "remove DFFs with constant inputs") { }
|
2018-07-21 01:41:18 -05:00
|
|
|
void help() YS_OVERRIDE
|
2013-03-01 01:58:55 -06:00
|
|
|
{
|
|
|
|
// |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|
|
|
|
|
log("\n");
|
2019-05-28 01:48:21 -05:00
|
|
|
log(" opt_rmdff [-keepdc] [-sat] [selection]\n");
|
2013-03-01 01:58:55 -06:00
|
|
|
log("\n");
|
|
|
|
log("This pass identifies flip-flops with constant inputs and replaces them with\n");
|
|
|
|
log("a constant driver.\n");
|
|
|
|
log("\n");
|
|
|
|
}
|
2018-07-21 01:41:18 -05:00
|
|
|
void execute(std::vector<std::string> args, RTLIL::Design *design) YS_OVERRIDE
|
2013-01-05 04:13:26 -06:00
|
|
|
{
|
2016-08-29 18:34:04 -05:00
|
|
|
int total_count = 0, total_initdrv = 0;
|
2016-04-21 16:28:37 -05:00
|
|
|
log_header(design, "Executing OPT_RMDFF pass (remove dff with constant values).\n");
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2016-09-30 10:02:38 -05:00
|
|
|
keepdc = false;
|
2019-05-28 01:48:21 -05:00
|
|
|
sat = false;
|
2016-09-30 10:02:38 -05:00
|
|
|
|
|
|
|
size_t argidx;
|
|
|
|
for (argidx = 1; argidx < args.size(); argidx++) {
|
|
|
|
if (args[argidx] == "-keepdc") {
|
|
|
|
keepdc = true;
|
|
|
|
continue;
|
|
|
|
}
|
2019-05-28 01:48:21 -05:00
|
|
|
if (args[argidx] == "-sat") {
|
|
|
|
sat = true;
|
|
|
|
continue;
|
|
|
|
}
|
2016-09-30 10:02:38 -05:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
extra_args(args, argidx, design);
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2016-08-29 18:34:04 -05:00
|
|
|
for (auto module : design->selected_modules())
|
2013-01-05 04:13:26 -06:00
|
|
|
{
|
2016-08-29 18:34:04 -05:00
|
|
|
pool<SigBit> driven_bits;
|
|
|
|
dict<SigBit, State> init_bits;
|
|
|
|
|
|
|
|
assign_map.set(module);
|
|
|
|
dff_init_map.set(module);
|
2017-10-26 11:02:15 -05:00
|
|
|
mux_drivers.clear();
|
|
|
|
init_attributes.clear();
|
2016-08-29 18:34:04 -05:00
|
|
|
|
|
|
|
for (auto wire : module->wires())
|
|
|
|
{
|
|
|
|
if (wire->attributes.count("\\init") != 0) {
|
|
|
|
Const initval = wire->attributes.at("\\init");
|
2017-02-09 09:06:58 -06:00
|
|
|
for (int i = 0; i < GetSize(initval) && i < GetSize(wire); i++)
|
|
|
|
if (initval[i] == State::S0 || initval[i] == State::S1)
|
|
|
|
dff_init_map.add(SigBit(wire, i), initval[i]);
|
2016-08-29 18:34:04 -05:00
|
|
|
for (int i = 0; i < GetSize(wire); i++) {
|
|
|
|
SigBit wire_bit(wire, i), mapped_bit = assign_map(wire_bit);
|
|
|
|
if (mapped_bit.wire) {
|
2015-08-18 06:50:15 -05:00
|
|
|
init_attributes[mapped_bit].insert(wire_bit);
|
2016-08-29 18:34:04 -05:00
|
|
|
if (i < GetSize(initval))
|
|
|
|
init_bits[mapped_bit] = initval[i];
|
|
|
|
}
|
2015-08-18 06:50:15 -05:00
|
|
|
}
|
|
|
|
}
|
2016-08-29 18:34:04 -05:00
|
|
|
|
|
|
|
if (wire->port_input) {
|
|
|
|
for (auto bit : assign_map(wire))
|
|
|
|
driven_bits.insert(bit);
|
|
|
|
}
|
|
|
|
}
|
2013-05-23 00:48:18 -05:00
|
|
|
mux_drivers.clear();
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2014-08-02 06:11:01 -05:00
|
|
|
std::vector<RTLIL::IdString> dff_list;
|
2017-08-09 06:29:52 -05:00
|
|
|
std::vector<RTLIL::IdString> dffsr_list;
|
2015-05-23 02:45:48 -05:00
|
|
|
std::vector<RTLIL::IdString> dlatch_list;
|
2016-08-29 18:34:04 -05:00
|
|
|
for (auto cell : module->cells())
|
|
|
|
{
|
|
|
|
for (auto &conn : cell->connections())
|
|
|
|
if (cell->output(conn.first) || !cell->known())
|
|
|
|
for (auto bit : assign_map(conn.second))
|
|
|
|
driven_bits.insert(bit);
|
|
|
|
|
|
|
|
if (cell->type == "$mux" || cell->type == "$pmux") {
|
|
|
|
if (cell->getPort("\\A").size() == cell->getPort("\\B").size())
|
|
|
|
mux_drivers.insert(assign_map(cell->getPort("\\Y")), cell);
|
2013-05-23 00:48:18 -05:00
|
|
|
continue;
|
|
|
|
}
|
2016-08-29 18:34:04 -05:00
|
|
|
|
|
|
|
if (!design->selected(module, cell))
|
2013-03-01 01:58:55 -06:00
|
|
|
continue;
|
2016-08-29 18:34:04 -05:00
|
|
|
|
2017-08-09 06:29:52 -05:00
|
|
|
if (cell->type.in("$_DFFSR_NNN_", "$_DFFSR_NNP_", "$_DFFSR_NPN_", "$_DFFSR_NPP_",
|
|
|
|
"$_DFFSR_PNN_", "$_DFFSR_PNP_", "$_DFFSR_PPN_", "$_DFFSR_PPP_", "$dffsr",
|
|
|
|
"$_DLATCHSR_NNN_", "$_DLATCHSR_NNP_", "$_DLATCHSR_NPN_", "$_DLATCHSR_NPP_",
|
|
|
|
"$_DLATCHSR_PNN_", "$_DLATCHSR_PNP_", "$_DLATCHSR_PPN_", "$_DLATCHSR_PPP_", "$dlatchsr"))
|
|
|
|
dffsr_list.push_back(cell->name);
|
|
|
|
|
2016-10-14 06:02:36 -05:00
|
|
|
if (cell->type.in("$_FF_", "$_DFF_N_", "$_DFF_P_",
|
2016-08-29 18:34:04 -05:00
|
|
|
"$_DFF_NN0_", "$_DFF_NN1_", "$_DFF_NP0_", "$_DFF_NP1_",
|
|
|
|
"$_DFF_PN0_", "$_DFF_PN1_", "$_DFF_PP0_", "$_DFF_PP1_",
|
2019-05-23 13:26:18 -05:00
|
|
|
"$_DFFE_NN_", "$_DFFE_NP_", "$_DFFE_PN_", "$_DFFE_PP_",
|
|
|
|
"$ff", "$dff", "$dffe", "$adff"))
|
2016-08-29 18:34:04 -05:00
|
|
|
dff_list.push_back(cell->name);
|
|
|
|
|
2017-01-31 03:15:04 -06:00
|
|
|
if (cell->type.in("$dlatch", "$_DLATCH_P_", "$_DLATCH_N_"))
|
2016-08-29 18:34:04 -05:00
|
|
|
dlatch_list.push_back(cell->name);
|
2013-01-05 04:13:26 -06:00
|
|
|
}
|
|
|
|
|
2017-08-09 06:29:52 -05:00
|
|
|
for (auto &id : dffsr_list) {
|
|
|
|
if (module->cell(id) != nullptr &&
|
|
|
|
handle_dffsr(module, module->cells_[id]))
|
|
|
|
total_count++;
|
|
|
|
}
|
|
|
|
|
2013-01-05 04:13:26 -06:00
|
|
|
for (auto &id : dff_list) {
|
2016-08-29 18:34:04 -05:00
|
|
|
if (module->cell(id) != nullptr &&
|
2019-05-28 01:48:21 -05:00
|
|
|
handle_dff(module, module->cells_[id], this))
|
2013-01-05 04:13:26 -06:00
|
|
|
total_count++;
|
|
|
|
}
|
2015-05-23 02:45:48 -05:00
|
|
|
|
|
|
|
for (auto &id : dlatch_list) {
|
2016-08-29 18:34:04 -05:00
|
|
|
if (module->cell(id) != nullptr &&
|
|
|
|
handle_dlatch(module, module->cells_[id]))
|
2015-05-23 02:45:48 -05:00
|
|
|
total_count++;
|
|
|
|
}
|
2016-08-29 18:34:04 -05:00
|
|
|
|
|
|
|
SigSpec const_init_sigs;
|
|
|
|
|
|
|
|
for (auto bit : init_bits)
|
|
|
|
if (!driven_bits.count(bit.first))
|
|
|
|
const_init_sigs.append(bit.first);
|
|
|
|
|
|
|
|
const_init_sigs.sort_and_unify();
|
|
|
|
|
|
|
|
for (SigSpec sig : const_init_sigs.chunks())
|
|
|
|
{
|
|
|
|
Const val;
|
|
|
|
|
|
|
|
for (auto bit : sig)
|
|
|
|
val.bits.push_back(init_bits.at(bit));
|
|
|
|
|
|
|
|
log("Promoting init spec %s = %s to constant driver in module %s.\n",
|
|
|
|
log_signal(sig), log_signal(val), log_id(module));
|
|
|
|
|
|
|
|
module->connect(sig, val);
|
|
|
|
remove_init_attr(sig);
|
|
|
|
total_initdrv++;
|
|
|
|
}
|
2013-01-05 04:13:26 -06:00
|
|
|
}
|
|
|
|
|
|
|
|
assign_map.clear();
|
2013-05-23 00:48:18 -05:00
|
|
|
mux_drivers.clear();
|
2017-10-26 11:02:15 -05:00
|
|
|
init_attributes.clear();
|
2014-08-30 12:37:12 -05:00
|
|
|
|
2016-08-29 18:34:04 -05:00
|
|
|
if (total_count || total_initdrv)
|
2014-08-30 12:37:12 -05:00
|
|
|
design->scratchpad_set_bool("opt.did_something", true);
|
2016-08-29 18:34:04 -05:00
|
|
|
|
|
|
|
if (total_initdrv)
|
|
|
|
log("Promoted %d init specs to constant drivers.\n", total_initdrv);
|
|
|
|
|
|
|
|
if (total_count)
|
|
|
|
log("Replaced %d DFF cells.\n", total_count);
|
2013-01-05 04:13:26 -06:00
|
|
|
}
|
|
|
|
} OptRmdffPass;
|
2015-07-02 04:14:30 -05:00
|
|
|
|
2014-09-27 09:17:53 -05:00
|
|
|
PRIVATE_NAMESPACE_END
|