2013-01-05 04:13:26 -06:00
|
|
|
/*
|
|
|
|
* yosys -- Yosys Open SYnthesis Suite
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Clifford Wolf <clifford@clifford.at>
|
|
|
|
*
|
|
|
|
* Permission to use, copy, modify, and/or distribute this software for any
|
|
|
|
* purpose with or without fee is hereby granted, provided that the above
|
|
|
|
* copyright notice and this permission notice appear in all copies.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
|
|
|
|
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
|
|
|
|
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
|
|
|
|
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
|
|
|
|
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
|
|
|
|
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
|
|
|
|
*
|
|
|
|
* ---
|
|
|
|
*
|
|
|
|
* The Simulation Library.
|
|
|
|
*
|
|
|
|
* This verilog library contains simple simulation models for the internal
|
|
|
|
* cells ($not, ...) generated by the frontends and used in most passes.
|
|
|
|
*
|
|
|
|
* This library can be used to verify the internal netlists as generated
|
|
|
|
* by the different frontends and passes.
|
|
|
|
*
|
|
|
|
* Note that memory can only be simulated when all $memrd and $memwr cells
|
|
|
|
* have been merged to stand-alone $mem cells (this is what the "memory_collect"
|
|
|
|
* pass is doing).
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$not (A, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = ~$signed(A);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = ~A;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
|
2014-01-18 08:35:15 -06:00
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$bu0 (A, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
2014-01-18 08:35:15 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
|
|
|
generate
|
2014-01-18 12:13:43 -06:00
|
|
|
if (!A_SIGNED && 0 < A_WIDTH && A_WIDTH < Y_WIDTH) begin:BLOCK1
|
2014-01-28 17:36:03 -06:00
|
|
|
assign Y[A_WIDTH-1:0] = A;
|
2014-01-18 08:35:15 -06:00
|
|
|
assign Y[Y_WIDTH-1:A_WIDTH] = 0;
|
2014-01-28 17:36:03 -06:00
|
|
|
end else if (A_SIGNED) begin:BLOCK2
|
|
|
|
assign Y = $signed(A);
|
|
|
|
end else begin:BLOCK3
|
|
|
|
assign Y = A;
|
2014-01-18 08:35:15 -06:00
|
|
|
end
|
|
|
|
endgenerate
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
2013-01-05 04:13:26 -06:00
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$pos (A, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$neg (A, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = -$signed(A);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = -A;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$and (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) & $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A & B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$or (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) | $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A | B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$xor (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) ^ $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A ^ B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$xnor (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) ~^ $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A ~^ B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$reduce_and (A, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
output [Y_WIDTH-1:0] Y;
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = &$signed(A);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = &A;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$reduce_or (A, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
output [Y_WIDTH-1:0] Y;
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = |$signed(A);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = |A;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$reduce_xor (A, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
output [Y_WIDTH-1:0] Y;
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = ^$signed(A);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = ^A;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$reduce_xnor (A, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
output [Y_WIDTH-1:0] Y;
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = ~^$signed(A);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = ~^A;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$reduce_bool (A, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
output [Y_WIDTH-1:0] Y;
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = !(!$signed(A));
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = !(!A);
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$shl (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) << B;
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A << B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$shr (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) >> B;
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A >> B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$sshl (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) <<< B;
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A <<< B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$sshr (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) >>> B;
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A >>> B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
2014-07-29 07:42:33 -05:00
|
|
|
module \$shift (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
|
|
|
generate
|
|
|
|
if (B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(B) < 0 ? A << -B : A >> B;
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A >> B;
|
|
|
|
end
|
|
|
|
endgenerate
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$shiftx (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
|
|
|
generate
|
2014-07-29 12:23:31 -05:00
|
|
|
if (Y_WIDTH > 0)
|
|
|
|
if (B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = A[$signed(B) +: Y_WIDTH];
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A[B +: Y_WIDTH];
|
|
|
|
end
|
2014-07-29 07:42:33 -05:00
|
|
|
endgenerate
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
2013-01-05 04:13:26 -06:00
|
|
|
module \$lt (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) < $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A < B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$le (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) <= $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A <= B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$eq (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) == $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A == B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$ne (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) != $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A != B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
2013-12-27 07:20:15 -06:00
|
|
|
module \$eqx (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-12-27 07:20:15 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) === $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A === B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-12-27 07:20:15 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$nex (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-12-27 07:20:15 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) !== $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A !== B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-12-27 07:20:15 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
2013-01-05 04:13:26 -06:00
|
|
|
module \$ge (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) >= $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A >= B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$gt (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) > $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A > B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$add (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) + $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A + B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$sub (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) - $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A - B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$mul (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) * $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A * B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$div (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) / $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A / B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$mod (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) % $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A % B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
2014-01-28 17:36:03 -06:00
|
|
|
`ifndef SIMLIB_NOPOW
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
module \$pow (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) ** $signed(B);
|
|
|
|
end else if (A_SIGNED) begin:BLOCK2
|
|
|
|
assign Y = $signed(A) ** B;
|
|
|
|
end else if (B_SIGNED) begin:BLOCK3
|
|
|
|
assign Y = A ** $signed(B);
|
|
|
|
end else begin:BLOCK4
|
|
|
|
assign Y = A ** B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
`endif
|
2013-01-05 04:13:26 -06:00
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$logic_not (A, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = !$signed(A);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = !A;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$logic_and (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) && $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A && B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$logic_or (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_SIGNED = 0;
|
|
|
|
parameter B_SIGNED = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
2013-01-05 04:13:26 -06:00
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
2014-01-28 17:36:03 -06:00
|
|
|
generate
|
|
|
|
if (A_SIGNED && B_SIGNED) begin:BLOCK1
|
|
|
|
assign Y = $signed(A) || $signed(B);
|
|
|
|
end else begin:BLOCK2
|
|
|
|
assign Y = A || B;
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
2014-02-07 10:44:57 -06:00
|
|
|
module \$slice (A, Y);
|
|
|
|
|
|
|
|
parameter OFFSET = 0;
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter Y_WIDTH = 0;
|
|
|
|
|
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
output [Y_WIDTH-1:0] Y;
|
|
|
|
|
|
|
|
assign Y = A >> OFFSET;
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$concat (A, B, Y);
|
|
|
|
|
|
|
|
parameter A_WIDTH = 0;
|
|
|
|
parameter B_WIDTH = 0;
|
|
|
|
|
|
|
|
input [A_WIDTH-1:0] A;
|
|
|
|
input [B_WIDTH-1:0] B;
|
|
|
|
output [A_WIDTH+B_WIDTH-1:0] Y;
|
|
|
|
|
|
|
|
assign Y = {B, A};
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
2013-01-05 04:13:26 -06:00
|
|
|
module \$mux (A, B, S, Y);
|
|
|
|
|
|
|
|
parameter WIDTH = 0;
|
|
|
|
|
|
|
|
input [WIDTH-1:0] A, B;
|
|
|
|
input S;
|
|
|
|
output reg [WIDTH-1:0] Y;
|
|
|
|
|
|
|
|
always @* begin
|
|
|
|
if (S)
|
|
|
|
Y = B;
|
|
|
|
else
|
|
|
|
Y = A;
|
|
|
|
end
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$pmux (A, B, S, Y);
|
|
|
|
|
|
|
|
parameter WIDTH = 0;
|
|
|
|
parameter S_WIDTH = 0;
|
|
|
|
|
|
|
|
input [WIDTH-1:0] A;
|
|
|
|
input [WIDTH*S_WIDTH-1:0] B;
|
|
|
|
input [S_WIDTH-1:0] S;
|
|
|
|
output reg [WIDTH-1:0] Y;
|
|
|
|
|
|
|
|
integer i;
|
2014-08-14 04:39:46 -05:00
|
|
|
reg found_active_sel_bit;
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
always @* begin
|
|
|
|
Y = A;
|
2014-08-14 04:39:46 -05:00
|
|
|
found_active_sel_bit = 0;
|
2013-01-05 04:13:26 -06:00
|
|
|
for (i = 0; i < S_WIDTH; i = i+1)
|
|
|
|
if (S[i]) begin
|
2014-08-14 04:39:46 -05:00
|
|
|
Y = found_active_sel_bit ? 'bx : B >> (WIDTH*i);
|
|
|
|
found_active_sel_bit = 1;
|
2013-01-05 04:13:26 -06:00
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
2014-04-02 14:28:33 -05:00
|
|
|
`ifndef SIMLIB_NOLUT
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2014-08-15 07:18:40 -05:00
|
|
|
module \$lut (A, Y);
|
2013-07-23 09:19:34 -05:00
|
|
|
|
|
|
|
parameter WIDTH = 0;
|
|
|
|
parameter LUT = 0;
|
|
|
|
|
2014-08-15 07:18:40 -05:00
|
|
|
input [WIDTH-1:0] A;
|
|
|
|
output reg Y;
|
2013-07-23 09:19:34 -05:00
|
|
|
|
|
|
|
wire lut0_out, lut1_out;
|
|
|
|
|
|
|
|
generate
|
|
|
|
if (WIDTH <= 1) begin:simple
|
|
|
|
assign {lut1_out, lut0_out} = LUT;
|
|
|
|
end else begin:complex
|
2014-08-15 07:18:40 -05:00
|
|
|
\$lut #( .WIDTH(WIDTH-1), .LUT(LUT ) ) lut0 ( .A(A[WIDTH-2:0]), .Y(lut0_out) );
|
|
|
|
\$lut #( .WIDTH(WIDTH-1), .LUT(LUT >> (2**(WIDTH-1))) ) lut1 ( .A(A[WIDTH-2:0]), .Y(lut1_out) );
|
2013-07-23 09:19:34 -05:00
|
|
|
end
|
|
|
|
|
2014-01-18 12:27:16 -06:00
|
|
|
if (WIDTH > 0) begin:lutlogic
|
|
|
|
always @* begin
|
2014-08-15 07:18:40 -05:00
|
|
|
casez ({A[WIDTH-1], lut0_out, lut1_out})
|
|
|
|
3'b?11: Y = 1'b1;
|
|
|
|
3'b?00: Y = 1'b0;
|
|
|
|
3'b0??: Y = lut0_out;
|
|
|
|
3'b1??: Y = lut1_out;
|
|
|
|
default: Y = 1'bx;
|
2014-01-18 12:27:16 -06:00
|
|
|
endcase
|
|
|
|
end
|
|
|
|
end
|
|
|
|
endgenerate
|
2013-07-23 09:19:34 -05:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
2014-04-02 14:28:33 -05:00
|
|
|
`endif
|
2013-07-23 09:19:34 -05:00
|
|
|
// --------------------------------------------------------
|
|
|
|
|
2014-01-19 07:03:40 -06:00
|
|
|
module \$assert (A, EN);
|
|
|
|
|
|
|
|
input A, EN;
|
|
|
|
|
|
|
|
always @* begin
|
|
|
|
if (A !== 1'b1 && EN === 1'b1) begin
|
|
|
|
$display("Assertation failed!");
|
|
|
|
$finish;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
2014-04-02 14:06:55 -05:00
|
|
|
`ifndef SIMLIB_NOSR
|
2014-01-19 07:03:40 -06:00
|
|
|
|
2013-10-18 04:56:16 -05:00
|
|
|
module \$sr (SET, CLR, Q);
|
|
|
|
|
|
|
|
parameter WIDTH = 0;
|
|
|
|
parameter SET_POLARITY = 1'b1;
|
|
|
|
parameter CLR_POLARITY = 1'b1;
|
|
|
|
|
|
|
|
input [WIDTH-1:0] SET, CLR;
|
|
|
|
output reg [WIDTH-1:0] Q;
|
|
|
|
|
|
|
|
wire [WIDTH-1:0] pos_set = SET_POLARITY ? SET : ~SET;
|
|
|
|
wire [WIDTH-1:0] pos_clr = CLR_POLARITY ? CLR : ~CLR;
|
|
|
|
|
|
|
|
genvar i;
|
|
|
|
generate
|
|
|
|
for (i = 0; i < WIDTH; i = i+1) begin:bit
|
|
|
|
always @(posedge pos_set[i], posedge pos_clr[i])
|
|
|
|
if (pos_clr[i])
|
|
|
|
Q[i] <= 0;
|
|
|
|
else if (pos_set[i])
|
|
|
|
Q[i] <= 1;
|
|
|
|
end
|
|
|
|
endgenerate
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
2014-04-02 14:06:55 -05:00
|
|
|
`endif
|
2013-10-18 04:56:16 -05:00
|
|
|
// --------------------------------------------------------
|
|
|
|
|
2013-01-05 04:13:26 -06:00
|
|
|
module \$dff (CLK, D, Q);
|
|
|
|
|
|
|
|
parameter WIDTH = 0;
|
|
|
|
parameter CLK_POLARITY = 1'b1;
|
|
|
|
|
|
|
|
input CLK;
|
|
|
|
input [WIDTH-1:0] D;
|
|
|
|
output reg [WIDTH-1:0] Q;
|
|
|
|
wire pos_clk = CLK == CLK_POLARITY;
|
|
|
|
|
|
|
|
always @(posedge pos_clk) begin
|
|
|
|
Q <= D;
|
|
|
|
end
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
2014-04-02 14:06:55 -05:00
|
|
|
`ifndef SIMLIB_NOSR
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2013-10-18 04:56:16 -05:00
|
|
|
module \$dffsr (CLK, SET, CLR, D, Q);
|
|
|
|
|
|
|
|
parameter WIDTH = 0;
|
|
|
|
parameter CLK_POLARITY = 1'b1;
|
|
|
|
parameter SET_POLARITY = 1'b1;
|
|
|
|
parameter CLR_POLARITY = 1'b1;
|
|
|
|
|
|
|
|
input CLK;
|
|
|
|
input [WIDTH-1:0] SET, CLR, D;
|
|
|
|
output reg [WIDTH-1:0] Q;
|
|
|
|
|
|
|
|
wire pos_clk = CLK == CLK_POLARITY;
|
|
|
|
wire [WIDTH-1:0] pos_set = SET_POLARITY ? SET : ~SET;
|
|
|
|
wire [WIDTH-1:0] pos_clr = CLR_POLARITY ? CLR : ~CLR;
|
|
|
|
|
|
|
|
genvar i;
|
|
|
|
generate
|
|
|
|
for (i = 0; i < WIDTH; i = i+1) begin:bit
|
|
|
|
always @(posedge pos_set[i], posedge pos_clr[i], posedge pos_clk)
|
|
|
|
if (pos_clr[i])
|
|
|
|
Q[i] <= 0;
|
|
|
|
else if (pos_set[i])
|
|
|
|
Q[i] <= 1;
|
|
|
|
else
|
|
|
|
Q[i] <= D[i];
|
|
|
|
end
|
|
|
|
endgenerate
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
2014-04-02 14:06:55 -05:00
|
|
|
`endif
|
2013-10-18 04:56:16 -05:00
|
|
|
// --------------------------------------------------------
|
|
|
|
|
2013-01-05 04:13:26 -06:00
|
|
|
module \$adff (CLK, ARST, D, Q);
|
|
|
|
|
|
|
|
parameter WIDTH = 0;
|
|
|
|
parameter CLK_POLARITY = 1'b1;
|
|
|
|
parameter ARST_POLARITY = 1'b1;
|
|
|
|
parameter ARST_VALUE = 0;
|
|
|
|
|
|
|
|
input CLK, ARST;
|
|
|
|
input [WIDTH-1:0] D;
|
|
|
|
output reg [WIDTH-1:0] Q;
|
|
|
|
wire pos_clk = CLK == CLK_POLARITY;
|
|
|
|
wire pos_arst = ARST == ARST_POLARITY;
|
|
|
|
|
|
|
|
always @(posedge pos_clk, posedge pos_arst) begin
|
|
|
|
if (pos_arst)
|
|
|
|
Q <= ARST_VALUE;
|
|
|
|
else
|
|
|
|
Q <= D;
|
|
|
|
end
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
2013-10-18 04:56:16 -05:00
|
|
|
|
|
|
|
module \$dlatch (EN, D, Q);
|
|
|
|
|
|
|
|
parameter WIDTH = 0;
|
|
|
|
parameter EN_POLARITY = 1'b1;
|
|
|
|
|
|
|
|
input EN;
|
|
|
|
input [WIDTH-1:0] D;
|
|
|
|
output reg [WIDTH-1:0] Q;
|
|
|
|
|
2013-11-24 13:44:00 -06:00
|
|
|
always @* begin
|
2013-10-18 04:56:16 -05:00
|
|
|
if (EN == EN_POLARITY)
|
|
|
|
Q <= D;
|
2013-11-24 13:44:00 -06:00
|
|
|
end
|
2013-10-18 04:56:16 -05:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
2014-04-02 14:06:55 -05:00
|
|
|
`ifndef SIMLIB_NOSR
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2014-03-31 07:14:40 -05:00
|
|
|
module \$dlatchsr (EN, SET, CLR, D, Q);
|
|
|
|
|
|
|
|
parameter WIDTH = 0;
|
|
|
|
parameter EN_POLARITY = 1'b1;
|
|
|
|
parameter SET_POLARITY = 1'b1;
|
|
|
|
parameter CLR_POLARITY = 1'b1;
|
|
|
|
|
|
|
|
input EN;
|
|
|
|
input [WIDTH-1:0] SET, CLR, D;
|
|
|
|
output reg [WIDTH-1:0] Q;
|
|
|
|
|
|
|
|
wire pos_en = EN == EN_POLARITY;
|
|
|
|
wire [WIDTH-1:0] pos_set = SET_POLARITY ? SET : ~SET;
|
|
|
|
wire [WIDTH-1:0] pos_clr = CLR_POLARITY ? CLR : ~CLR;
|
|
|
|
|
|
|
|
genvar i;
|
|
|
|
generate
|
|
|
|
for (i = 0; i < WIDTH; i = i+1) begin:bit
|
|
|
|
always @*
|
|
|
|
if (pos_clr[i])
|
|
|
|
Q[i] <= 0;
|
|
|
|
else if (pos_set[i])
|
|
|
|
Q[i] <= 1;
|
|
|
|
else if (pos_en)
|
|
|
|
Q[i] <= D[i];
|
|
|
|
end
|
|
|
|
endgenerate
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
2014-04-02 14:06:55 -05:00
|
|
|
`endif
|
2014-03-31 07:14:40 -05:00
|
|
|
// --------------------------------------------------------
|
|
|
|
|
2013-01-05 04:13:26 -06:00
|
|
|
module \$fsm (CLK, ARST, CTRL_IN, CTRL_OUT);
|
|
|
|
|
|
|
|
parameter NAME = "";
|
|
|
|
|
|
|
|
parameter CLK_POLARITY = 1'b1;
|
|
|
|
parameter ARST_POLARITY = 1'b1;
|
|
|
|
|
|
|
|
parameter CTRL_IN_WIDTH = 1;
|
|
|
|
parameter CTRL_OUT_WIDTH = 1;
|
|
|
|
|
|
|
|
parameter STATE_BITS = 1;
|
|
|
|
parameter STATE_NUM = 1;
|
|
|
|
parameter STATE_NUM_LOG2 = 1;
|
|
|
|
parameter STATE_RST = 0;
|
|
|
|
parameter STATE_TABLE = 1'b0;
|
|
|
|
|
|
|
|
parameter TRANS_NUM = 1;
|
|
|
|
parameter TRANS_TABLE = 4'b0x0x;
|
|
|
|
|
|
|
|
input CLK, ARST;
|
|
|
|
input [CTRL_IN_WIDTH-1:0] CTRL_IN;
|
|
|
|
output reg [CTRL_OUT_WIDTH-1:0] CTRL_OUT;
|
|
|
|
|
|
|
|
wire pos_clk = CLK == CLK_POLARITY;
|
|
|
|
wire pos_arst = ARST == ARST_POLARITY;
|
|
|
|
|
|
|
|
reg [STATE_BITS-1:0] state;
|
|
|
|
reg [STATE_BITS-1:0] state_tmp;
|
|
|
|
reg [STATE_BITS-1:0] next_state;
|
|
|
|
|
|
|
|
reg [STATE_BITS-1:0] tr_state_in;
|
|
|
|
reg [STATE_BITS-1:0] tr_state_out;
|
|
|
|
reg [CTRL_IN_WIDTH-1:0] tr_ctrl_in;
|
|
|
|
reg [CTRL_OUT_WIDTH-1:0] tr_ctrl_out;
|
|
|
|
|
|
|
|
integer i;
|
|
|
|
|
|
|
|
task tr_fetch;
|
|
|
|
input [31:0] tr_num;
|
|
|
|
reg [31:0] tr_pos;
|
|
|
|
reg [STATE_NUM_LOG2-1:0] state_num;
|
|
|
|
begin
|
|
|
|
tr_pos = (2*STATE_NUM_LOG2+CTRL_IN_WIDTH+CTRL_OUT_WIDTH)*tr_num;
|
|
|
|
tr_ctrl_out = TRANS_TABLE >> tr_pos;
|
|
|
|
tr_pos = tr_pos + CTRL_OUT_WIDTH;
|
|
|
|
state_num = TRANS_TABLE >> tr_pos;
|
|
|
|
tr_state_out = STATE_TABLE >> (STATE_BITS*state_num);
|
|
|
|
tr_pos = tr_pos + STATE_NUM_LOG2;
|
|
|
|
tr_ctrl_in = TRANS_TABLE >> tr_pos;
|
|
|
|
tr_pos = tr_pos + CTRL_IN_WIDTH;
|
|
|
|
state_num = TRANS_TABLE >> tr_pos;
|
|
|
|
tr_state_in = STATE_TABLE >> (STATE_BITS*state_num);
|
|
|
|
tr_pos = tr_pos + STATE_NUM_LOG2;
|
|
|
|
end
|
|
|
|
endtask
|
|
|
|
|
|
|
|
always @(posedge pos_clk, posedge pos_arst) begin
|
2014-01-31 04:21:29 -06:00
|
|
|
if (pos_arst) begin
|
2013-01-05 04:13:26 -06:00
|
|
|
state_tmp = STATE_TABLE[STATE_BITS*(STATE_RST+1)-1:STATE_BITS*STATE_RST];
|
2014-01-31 04:21:29 -06:00
|
|
|
for (i = 0; i < STATE_BITS; i = i+1)
|
|
|
|
if (state_tmp[i] === 1'bz)
|
|
|
|
state_tmp[i] = 0;
|
|
|
|
state <= state_tmp;
|
|
|
|
end else begin
|
2013-01-05 04:13:26 -06:00
|
|
|
state_tmp = next_state;
|
2014-01-31 04:21:29 -06:00
|
|
|
for (i = 0; i < STATE_BITS; i = i+1)
|
|
|
|
if (state_tmp[i] === 1'bz)
|
|
|
|
state_tmp[i] = 0;
|
|
|
|
state <= state_tmp;
|
|
|
|
end
|
2013-01-05 04:13:26 -06:00
|
|
|
end
|
|
|
|
|
|
|
|
always @(state, CTRL_IN) begin
|
|
|
|
next_state <= STATE_TABLE[STATE_BITS*(STATE_RST+1)-1:STATE_BITS*STATE_RST];
|
|
|
|
CTRL_OUT <= 'bx;
|
|
|
|
// $display("---");
|
|
|
|
// $display("Q: %b %b", state, CTRL_IN);
|
|
|
|
for (i = 0; i < TRANS_NUM; i = i+1) begin
|
|
|
|
tr_fetch(i);
|
|
|
|
// $display("T: %b %b -> %b %b [%d]", tr_state_in, tr_ctrl_in, tr_state_out, tr_ctrl_out, i);
|
|
|
|
casez ({state, CTRL_IN})
|
|
|
|
{tr_state_in, tr_ctrl_in}: begin
|
|
|
|
// $display("-> %b %b <- MATCH", state, CTRL_IN);
|
|
|
|
{next_state, CTRL_OUT} <= {tr_state_out, tr_ctrl_out};
|
|
|
|
end
|
|
|
|
endcase
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
`ifndef SIMLIB_NOMEM
|
|
|
|
|
|
|
|
module \$memrd (CLK, ADDR, DATA);
|
|
|
|
|
|
|
|
parameter MEMID = "";
|
|
|
|
parameter ABITS = 8;
|
|
|
|
parameter WIDTH = 8;
|
|
|
|
|
2013-04-07 09:42:29 -05:00
|
|
|
parameter CLK_ENABLE = 0;
|
|
|
|
parameter CLK_POLARITY = 0;
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
input CLK;
|
|
|
|
input [ABITS-1:0] ADDR;
|
|
|
|
output [WIDTH-1:0] DATA;
|
|
|
|
|
|
|
|
initial begin
|
2014-01-18 12:13:43 -06:00
|
|
|
if (MEMID != "") begin
|
|
|
|
$display("ERROR: Found non-simulatable instance of $memrd!");
|
|
|
|
$finish;
|
|
|
|
end
|
2013-01-05 04:13:26 -06:00
|
|
|
end
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$memwr (CLK, EN, ADDR, DATA);
|
|
|
|
|
|
|
|
parameter MEMID = "";
|
|
|
|
parameter ABITS = 8;
|
|
|
|
parameter WIDTH = 8;
|
|
|
|
|
2013-04-07 09:42:29 -05:00
|
|
|
parameter CLK_ENABLE = 0;
|
|
|
|
parameter CLK_POLARITY = 0;
|
2013-01-05 04:13:26 -06:00
|
|
|
|
2014-07-16 04:46:40 -05:00
|
|
|
input CLK;
|
|
|
|
input [WIDTH-1:0] EN;
|
2013-01-05 04:13:26 -06:00
|
|
|
input [ABITS-1:0] ADDR;
|
|
|
|
input [WIDTH-1:0] DATA;
|
|
|
|
|
|
|
|
initial begin
|
2014-01-18 12:13:43 -06:00
|
|
|
if (MEMID != "") begin
|
|
|
|
$display("ERROR: Found non-simulatable instance of $memwr!");
|
|
|
|
$finish;
|
|
|
|
end
|
2013-01-05 04:13:26 -06:00
|
|
|
end
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// --------------------------------------------------------
|
|
|
|
|
|
|
|
module \$mem (RD_CLK, RD_ADDR, RD_DATA, WR_CLK, WR_EN, WR_ADDR, WR_DATA);
|
|
|
|
|
|
|
|
parameter MEMID = "";
|
|
|
|
parameter SIZE = 256;
|
2013-11-10 17:02:28 -06:00
|
|
|
parameter OFFSET = 0;
|
2013-01-05 04:13:26 -06:00
|
|
|
parameter ABITS = 8;
|
|
|
|
parameter WIDTH = 8;
|
|
|
|
|
|
|
|
parameter RD_PORTS = 1;
|
|
|
|
parameter RD_CLK_ENABLE = 1'b1;
|
|
|
|
parameter RD_CLK_POLARITY = 1'b1;
|
2014-02-03 06:01:45 -06:00
|
|
|
parameter RD_TRANSPARENT = 1'b1;
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
parameter WR_PORTS = 1;
|
|
|
|
parameter WR_CLK_ENABLE = 1'b1;
|
|
|
|
parameter WR_CLK_POLARITY = 1'b1;
|
|
|
|
|
|
|
|
input [RD_PORTS-1:0] RD_CLK;
|
|
|
|
input [RD_PORTS*ABITS-1:0] RD_ADDR;
|
|
|
|
output reg [RD_PORTS*WIDTH-1:0] RD_DATA;
|
|
|
|
|
2014-07-16 04:46:40 -05:00
|
|
|
input [WR_PORTS-1:0] WR_CLK;
|
|
|
|
input [WR_PORTS*WIDTH-1:0] WR_EN;
|
2013-01-05 04:13:26 -06:00
|
|
|
input [WR_PORTS*ABITS-1:0] WR_ADDR;
|
|
|
|
input [WR_PORTS*WIDTH-1:0] WR_DATA;
|
|
|
|
|
|
|
|
reg [WIDTH-1:0] data [SIZE-1:0];
|
2014-01-18 12:13:43 -06:00
|
|
|
reg update_async_rd;
|
2013-01-05 04:13:26 -06:00
|
|
|
|
|
|
|
genvar i;
|
|
|
|
generate
|
|
|
|
|
|
|
|
for (i = 0; i < RD_PORTS; i = i+1) begin:rd
|
|
|
|
if (RD_CLK_ENABLE[i] == 0) begin:rd_noclk
|
|
|
|
always @(RD_ADDR or update_async_rd)
|
2014-07-17 09:48:36 -05:00
|
|
|
RD_DATA[i*WIDTH +: WIDTH] <= data[RD_ADDR[i*ABITS +: ABITS] - OFFSET];
|
2013-01-05 04:13:26 -06:00
|
|
|
end else
|
2014-02-03 06:01:45 -06:00
|
|
|
if (RD_TRANSPARENT[i] == 1) begin:rd_transparent
|
|
|
|
reg [ABITS-1:0] addr_buf;
|
|
|
|
if (RD_CLK_POLARITY[i] == 1) begin:rd_trans_posclk
|
|
|
|
always @(posedge RD_CLK[i])
|
2014-07-17 09:48:36 -05:00
|
|
|
addr_buf <= RD_ADDR[i*ABITS +: ABITS];
|
2014-02-03 06:01:45 -06:00
|
|
|
end else begin:rd_trans_negclk
|
|
|
|
always @(negedge RD_CLK[i])
|
2014-07-17 09:48:36 -05:00
|
|
|
addr_buf <= RD_ADDR[i*ABITS +: ABITS];
|
2014-02-03 06:01:45 -06:00
|
|
|
end
|
|
|
|
always @(addr_buf or update_async_rd)
|
2014-07-17 09:48:36 -05:00
|
|
|
RD_DATA[i*WIDTH +: WIDTH] <= data[addr_buf - OFFSET];
|
2014-02-03 06:01:45 -06:00
|
|
|
end else begin:rd_notransparent
|
|
|
|
if (RD_CLK_POLARITY[i] == 1) begin:rd_notrans_posclk
|
|
|
|
always @(posedge RD_CLK[i])
|
2014-07-17 09:48:36 -05:00
|
|
|
RD_DATA[i*WIDTH +: WIDTH] <= data[RD_ADDR[i*ABITS +: ABITS] - OFFSET];
|
2014-02-03 06:01:45 -06:00
|
|
|
end else begin:rd_notrans_negclk
|
|
|
|
always @(negedge RD_CLK[i])
|
2014-07-17 09:48:36 -05:00
|
|
|
RD_DATA[i*WIDTH +: WIDTH] <= data[RD_ADDR[i*ABITS +: ABITS] - OFFSET];
|
2014-02-03 06:01:45 -06:00
|
|
|
end
|
2013-01-05 04:13:26 -06:00
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
for (i = 0; i < WR_PORTS; i = i+1) begin:wr
|
2014-07-16 04:46:40 -05:00
|
|
|
integer k, n;
|
|
|
|
reg found_collision, run_update;
|
2013-01-05 04:13:26 -06:00
|
|
|
if (WR_CLK_ENABLE[i] == 0) begin:wr_noclk
|
|
|
|
always @(WR_ADDR or WR_DATA or WR_EN) begin
|
2014-07-16 04:46:40 -05:00
|
|
|
run_update = 0;
|
|
|
|
for (n = 0; n < WIDTH; n = n+1) begin
|
2014-07-17 09:48:36 -05:00
|
|
|
if (WR_EN[i*WIDTH + n]) begin
|
2014-07-16 04:46:40 -05:00
|
|
|
found_collision = 0;
|
|
|
|
for (k = i+1; k < WR_PORTS; k = k+1)
|
2014-07-17 09:48:36 -05:00
|
|
|
if (WR_EN[k*WIDTH + n] && WR_ADDR[i*ABITS +: ABITS] == WR_ADDR[k*ABITS +: ABITS])
|
2014-07-16 04:46:40 -05:00
|
|
|
found_collision = 1;
|
|
|
|
if (!found_collision) begin
|
2014-07-17 09:48:36 -05:00
|
|
|
data[WR_ADDR[i*ABITS +: ABITS] - OFFSET][n] <= WR_DATA[i*WIDTH + n];
|
2014-07-16 04:46:40 -05:00
|
|
|
run_update = 1;
|
|
|
|
end
|
2014-02-03 06:01:45 -06:00
|
|
|
end
|
2013-01-05 04:13:26 -06:00
|
|
|
end
|
2014-07-16 04:46:40 -05:00
|
|
|
if (run_update) begin
|
|
|
|
update_async_rd <= 1;
|
|
|
|
update_async_rd <= 0;
|
|
|
|
end
|
2013-01-05 04:13:26 -06:00
|
|
|
end
|
|
|
|
end else
|
2014-01-18 11:54:50 -06:00
|
|
|
if (WR_CLK_POLARITY[i] == 1) begin:rd_posclk
|
2014-07-16 04:46:40 -05:00
|
|
|
always @(posedge WR_CLK[i]) begin
|
|
|
|
run_update = 0;
|
|
|
|
for (n = 0; n < WIDTH; n = n+1) begin
|
2014-07-17 09:48:36 -05:00
|
|
|
if (WR_EN[i*WIDTH + n]) begin
|
2014-07-16 04:46:40 -05:00
|
|
|
found_collision = 0;
|
|
|
|
for (k = i+1; k < WR_PORTS; k = k+1)
|
2014-07-17 09:48:36 -05:00
|
|
|
if (WR_EN[k*WIDTH + n] && WR_ADDR[i*ABITS +: ABITS] == WR_ADDR[k*ABITS +: ABITS])
|
2014-07-16 04:46:40 -05:00
|
|
|
found_collision = 1;
|
|
|
|
if (!found_collision) begin
|
2014-07-17 09:48:36 -05:00
|
|
|
data[WR_ADDR[i*ABITS +: ABITS] - OFFSET][n] <= WR_DATA[i*WIDTH + n];
|
2014-07-16 04:46:40 -05:00
|
|
|
run_update = 1;
|
|
|
|
end
|
2014-02-03 06:01:45 -06:00
|
|
|
end
|
2013-01-05 04:13:26 -06:00
|
|
|
end
|
2014-07-16 04:46:40 -05:00
|
|
|
if (run_update) begin
|
|
|
|
update_async_rd <= 1;
|
|
|
|
update_async_rd <= 0;
|
|
|
|
end
|
|
|
|
end
|
2013-01-05 04:13:26 -06:00
|
|
|
end else begin:rd_negclk
|
2014-07-16 04:46:40 -05:00
|
|
|
always @(negedge WR_CLK[i]) begin
|
|
|
|
run_update = 0;
|
|
|
|
for (n = 0; n < WIDTH; n = n+1) begin
|
2014-07-17 09:48:36 -05:00
|
|
|
if (WR_EN[i*WIDTH + n]) begin
|
2014-07-16 04:46:40 -05:00
|
|
|
found_collision = 0;
|
|
|
|
for (k = i+1; k < WR_PORTS; k = k+1)
|
2014-07-17 09:48:36 -05:00
|
|
|
if (WR_EN[k*WIDTH + n] && WR_ADDR[i*ABITS +: ABITS] == WR_ADDR[k*ABITS +: ABITS])
|
2014-07-16 04:46:40 -05:00
|
|
|
found_collision = 1;
|
|
|
|
if (!found_collision) begin
|
2014-07-17 09:48:36 -05:00
|
|
|
data[WR_ADDR[i*ABITS +: ABITS] - OFFSET][n] <= WR_DATA[i*WIDTH + n];
|
2014-07-16 04:46:40 -05:00
|
|
|
run_update = 1;
|
|
|
|
end
|
2014-02-03 06:01:45 -06:00
|
|
|
end
|
2013-01-05 04:13:26 -06:00
|
|
|
end
|
2014-07-16 04:46:40 -05:00
|
|
|
if (run_update) begin
|
|
|
|
update_async_rd <= 1;
|
|
|
|
update_async_rd <= 0;
|
|
|
|
end
|
|
|
|
end
|
2013-01-05 04:13:26 -06:00
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
endgenerate
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
`endif
|
|
|
|
// --------------------------------------------------------
|