Clifford Wolf
|
cdae8abe16
|
Renamed port access function on RTLIL::Cell, added param access functions
|
2014-07-31 16:38:54 +02:00 |
Clifford Wolf
|
397b00252d
|
Added $shift and $shiftx cell types (needed for correct part select behavior)
|
2014-07-29 16:35:13 +02:00 |
Clifford Wolf
|
7bd2d1064f
|
Using log_assert() instead of assert()
|
2014-07-28 11:27:48 +02:00 |
Clifford Wolf
|
10e5791c5e
|
Refactoring: Renamed RTLIL::Design::modules to modules_
|
2014-07-27 11:18:30 +02:00 |
Clifford Wolf
|
4c4b602156
|
Refactoring: Renamed RTLIL::Module::cells to cells_
|
2014-07-27 01:51:45 +02:00 |
Clifford Wolf
|
f9946232ad
|
Refactoring: Renamed RTLIL::Module::wires to wires_
|
2014-07-27 01:49:51 +02:00 |
Clifford Wolf
|
3f4e3ca8ad
|
More RTLIL::Cell API usage cleanups
|
2014-07-26 16:14:02 +02:00 |
Clifford Wolf
|
f8fdc47d33
|
Manual fixes for new cell connections API
|
2014-07-26 15:58:23 +02:00 |
Clifford Wolf
|
b7dda72302
|
Changed users of cell->connections_ to the new API (sed command)
git grep -l 'connections_' | xargs sed -i -r -e '
s/(->|\.)connections_\["([^"]*)"\] = (.*);/\1set("\2", \3);/g;
s/(->|\.)connections_\["([^"]*)"\]/\1get("\2")/g;
s/(->|\.)connections_.at\("([^"]*)"\)/\1get("\2")/g;
s/(->|\.)connections_.push_back/\1connect/g;
s/(->|\.)connections_/\1connections()/g;'
|
2014-07-26 15:58:23 +02:00 |
Clifford Wolf
|
cc4f10883b
|
Renamed RTLIL::{Module,Cell}::connections to connections_
|
2014-07-26 11:58:03 +02:00 |
Clifford Wolf
|
5826670009
|
Various RTLIL::SigSpec related code cleanups
|
2014-07-25 14:25:42 +02:00 |
Clifford Wolf
|
28b3fd05fa
|
SigSpec refactoring: change RTLIL::SigSpec::chunks() to be read-only, created interim RTLIL::SigSpec::chunks_rw()
|
2014-07-22 20:58:44 +02:00 |
Clifford Wolf
|
4b4048bc5f
|
SigSpec refactoring: using the accessor functions everywhere
|
2014-07-22 20:39:37 +02:00 |
Clifford Wolf
|
a233762a81
|
SigSpec refactoring: renamed chunks and width to __chunks and __width
|
2014-07-22 20:39:37 +02:00 |
Clifford Wolf
|
f7bd0a5232
|
Use log_abort() and log_assert() in BTOR backend
|
2014-03-07 15:56:10 +01:00 |
Ahmed Irfan
|
ac896c63e2
|
modified btor synthesis script for correct use of splice command.
|
2014-02-12 13:38:28 +01:00 |
Ahmed Irfan
|
45e468114a
|
disabling splice command in the script
|
2014-02-11 15:43:03 +01:00 |
Ahmed Irfan
|
1d64b3e008
|
register output corrected
|
2014-02-11 13:28:05 +01:00 |
Ahmed Irfan
|
e8f6b8f201
|
added concat and slice cell translation
|
2014-02-11 13:06:01 +01:00 |
Clifford Wolf
|
f4f230d7cc
|
Fixed gcc compiler warnings with release build
|
2014-02-06 22:49:14 +01:00 |
Clifford Wolf
|
583636f0ad
|
Added BTOR backend README file
|
2014-02-05 18:31:10 +01:00 |
Clifford Wolf
|
a6750b3753
|
Added TRANSPARENT parameter to $memrd (and RD_TRANSPARENT to $mem)
|
2014-02-03 13:01:45 +01:00 |
Ahmed Irfan
|
0325efe172
|
root bug corrected
|
2014-01-25 19:33:24 +01:00 |
Ahmed Irfan
|
137742786e
|
removed regex include
|
2014-01-24 18:04:37 +01:00 |
Ahmed Irfan
|
2e44b1b73a
|
merged clifford changes + removed regex
|
2014-01-24 17:35:42 +01:00 |
Clifford Wolf
|
210dda286f
|
Use techmap -share_map in btor scripts
|
2014-01-24 15:52:16 +01:00 |
Clifford Wolf
|
6804edd5d4
|
Moved btor scripts to backends/btor/
|
2014-01-24 15:48:07 +01:00 |
Ahmed Irfan
|
aa3cb20e1e
|
slice bug corrected
|
2014-01-20 18:35:52 +01:00 |
Ahmed Irfan
|
c347f2825f
|
assert feature
|
2014-01-20 10:45:02 +01:00 |
Ahmed Irfan
|
9a689f33a5
|
verilog default options pull
shift operator width issues
|
2014-01-17 19:32:35 +01:00 |
Ahmed Irfan
|
c7a2e582aa
|
slice error corrected
|
2014-01-16 20:16:01 +01:00 |
Ahmed Irfan
|
3a1490888d
|
width issues
dff cell for more than one registers
|
2014-01-15 17:36:33 +01:00 |
Ahmed Irfan
|
661b5a993e
|
BTOR backend
|
2014-01-14 12:03:53 +01:00 |
Ahmed Irfan
|
ffd768ce86
|
btor
|
2014-01-03 10:52:44 +01:00 |