Eddie Hung
|
03b289a851
|
Add 'cinput' and 'coutput' to symbols file for boxes
|
2019-05-27 11:38:52 -07:00 |
Eddie Hung
|
3c8368454f
|
Fix "a" connectivity
|
2019-05-26 14:14:13 -07:00 |
Eddie Hung
|
4311b9b583
|
Blackboxes
|
2019-05-26 11:32:02 -07:00 |
Eddie Hung
|
3981eba999
|
ABC9 to call &sweep
|
2019-05-26 11:31:35 -07:00 |
Eddie Hung
|
67f7c64a77
|
Fix padding, remove CIs from undriven_bits before erasing undriven POs
|
2019-05-26 11:26:38 -07:00 |
Eddie Hung
|
086b6560b4
|
Typo
|
2019-05-26 03:17:20 -07:00 |
Eddie Hung
|
66701c5fcc
|
Muck about with LUT delays some more
|
2019-05-26 02:52:48 -07:00 |
Eddie Hung
|
823153e418
|
Combine ABC_COMMAND_LUT
|
2019-05-26 02:47:06 -07:00 |
Eddie Hung
|
32a4c10c0d
|
Fix "a" extension
|
2019-05-26 02:44:36 -07:00 |
Eddie Hung
|
01684643b6
|
Fix "write_xaiger", and to write each box contents into holes
|
2019-05-25 22:34:50 -07:00 |
Eddie Hung
|
73c98f2ae2
|
Merge remote-tracking branch 'origin/master' into xc7mux
|
2019-05-25 20:50:47 -07:00 |
Clifford Wolf
|
a90eec12c9
|
Merge pull request #1041 from YosysHQ/clifford/fix1040
Fix handling of offset and upto module ports in write_blif
|
2019-05-25 19:17:05 +02:00 |
Clifford Wolf
|
6352df42ae
|
Fix handling of offset and upto module ports in write_blif, fixes #1040
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-05-25 17:45:14 +02:00 |
Eddie Hung
|
ca5774ed40
|
Try new LUT delays
|
2019-05-24 20:39:55 -07:00 |
Eddie Hung
|
6ad09bfcea
|
Add &fraig and &mfs back
|
2019-05-24 15:10:18 -07:00 |
Eddie Hung
|
60af2ca94d
|
Transpose CARRY4 delays
|
2019-05-24 14:09:15 -07:00 |
Clifford Wolf
|
b7dd7c2dcd
|
Add proper error message for btor recursion_guard
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-05-24 16:22:34 +02:00 |
Eddie Hung
|
52e9036d39
|
Merge remote-tracking branch 'origin/master' into xc7mux
|
2019-05-23 13:38:04 -07:00 |
Eddie Hung
|
68359bcd6f
|
Merge remote-tracking branch 'origin/eddie/opt_rmdff' into xc7mux
|
2019-05-23 13:37:53 -07:00 |
Eddie Hung
|
67a4850e35
|
Merge pull request #1036 from YosysHQ/eddie/xilinx_dram
Add "min bits" and "min wports" to xilinx dram rules
|
2019-05-23 13:13:10 -07:00 |
Eddie Hung
|
5ac7e38d0a
|
Fix spacing
|
2019-05-23 12:58:30 -07:00 |
Eddie Hung
|
99a3fee8f4
|
Add "min bits" and "min wports" to xilinx dram rules
|
2019-05-23 11:32:28 -07:00 |
Eddie Hung
|
47f9ea142f
|
Add opt_rmdff tests
|
2019-05-23 11:26:38 -07:00 |
Eddie Hung
|
50ed34a6d0
|
opt_rmdff to work on $dffe and $_DFFE_*
|
2019-05-23 11:26:18 -07:00 |
Eddie Hung
|
ae89e6ab26
|
Add whitebox support to DRAM
|
2019-05-23 08:58:57 -07:00 |
Clifford Wolf
|
ca46947354
|
Merge pull request #1031 from mdaiter/optimizeLookupTableBtor
Optimize numberOfPermutations
|
2019-05-23 13:52:48 +02:00 |
Matthew Daiter
|
f0ff31ceea
|
Optimize numberOfPermutations
|
2019-05-22 17:29:50 -04:00 |
Clifford Wolf
|
5c164d0863
|
Merge pull request #1019 from YosysHQ/clifford/fix1016
Add "wreduce -keepdc"
|
2019-05-22 13:29:04 +02:00 |
Clifford Wolf
|
84d91420e4
|
Merge pull request #1021 from ucb-bar/fixfirrtl_shr,neg
Fix static shift operands, neg result type, minor formatting
|
2019-05-22 12:01:19 +02:00 |
Eddie Hung
|
4f44e3399b
|
shift register inference before mux
|
2019-05-22 02:36:28 -07:00 |
Eddie Hung
|
9b1078b9bd
|
Fix/workaround symptom unveiled by #1023
|
2019-05-21 18:50:02 -07:00 |
Eddie Hung
|
cb24d23b6d
|
Merge pull request #1024 from YosysHQ/eddie/fix_Wmissing_braces
|
2019-05-21 18:20:58 -07:00 |
Eddie Hung
|
7057753427
|
Rename label
|
2019-05-21 18:20:31 -07:00 |
Eddie Hung
|
b5a29460b9
|
Try again
|
2019-05-21 17:20:19 -07:00 |
Eddie Hung
|
1bff09f2ff
|
Fix warning
|
2019-05-21 16:26:20 -07:00 |
Eddie Hung
|
ee8435b820
|
Instead of MUXCY/XORCY use CARRY4 (with timing)
|
2019-05-21 16:19:45 -07:00 |
Eddie Hung
|
0f094fba08
|
Pad all boxes so that all input/output connections specified
|
2019-05-21 16:19:23 -07:00 |
Eddie Hung
|
36a219063a
|
Modify LUT area cost to be same as old abc
|
2019-05-21 14:31:19 -07:00 |
Eddie Hung
|
fb09c6219b
|
Merge remote-tracking branch 'origin/master' into xc7mux
|
2019-05-21 14:21:00 -07:00 |
Jim Lawson
|
a5131e2896
|
Fix static shift operands, neg result type, minor formatting
Static shift operands must be constants.
The result of FIRRTL's neg operator is signed.
Fix poor indentation for gen_read().
|
2019-05-21 13:04:56 -07:00 |
Jim Lawson
|
489c555b41
|
Merge remote-tracking branch 'upstream/master'
|
2019-05-21 12:47:55 -07:00 |
Clifford Wolf
|
c4b8575f43
|
Add "wreduce -keepdc", fixes #1016
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-05-20 15:36:13 +02:00 |
Clifford Wolf
|
c907899422
|
Merge pull request #1017 from Kmanfi/bigger_verilog_files
Read bigger Verilog files.
|
2019-05-18 16:54:47 +02:00 |
Kaj Tuomi
|
48ddbe52fb
|
Read bigger Verilog files.
Hit parser limit with 3M gate design. This commit fix it.
|
2019-05-18 14:20:30 +03:00 |
Clifford Wolf
|
b6345b111d
|
Merge pull request #1013 from antmicro/parameter_attributes
Support for attributes on parameters and localparams for Verilog frontend
|
2019-05-16 14:21:18 +02:00 |
Maciej Kurc
|
1f52332b8d
|
Added tests for Verilog frontent for attributes on parameters and localparams
Signed-off-by: Maciej Kurc <mkurc@antmicro.com>
|
2019-05-16 12:53:43 +02:00 |
Maciej Kurc
|
ce4a0954bc
|
Added support for parsing attributes on parameters in Verilog frontent. Content of those attributes is ignored.
Signed-off-by: Maciej Kurc <mkurc@antmicro.com>
|
2019-05-16 12:44:16 +02:00 |
Clifford Wolf
|
c9def5407c
|
Merge pull request #1012 from YosysHQ/clifford/sigspecrw
Another rounds of opt_clean improvements
|
2019-05-15 21:00:56 +02:00 |
Clifford Wolf
|
a21a84b3b4
|
Improvements in opt_clean
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-05-15 16:01:28 +02:00 |
Clifford Wolf
|
287de4b848
|
Add rewrite_sigspecs2, Improve remove() wires
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-05-15 16:01:00 +02:00 |