tangxifan
|
51bf0f0df2
|
Update conf.py
|
2021-04-05 20:27:07 -06:00 |
Grant Brown
|
17c2046d17
|
Figure and hyperlink updates for Custom Cells Documentation
|
2021-04-05 17:50:06 -06:00 |
Grant Brown
|
f5e5372187
|
Merge branch 'master' into documenation
|
2021-04-04 14:30:43 -06:00 |
tangxifan
|
9266b0fd1f
|
[Doc] Update SOFA CHD timing in documentation
|
2021-04-03 17:47:55 -06:00 |
Grant Brown
|
f5de2c4b63
|
Updated rst index tree
|
2021-04-03 16:25:35 -06:00 |
tangxifan
|
acf1d10a00
|
[Doc] Update timing in documentation
|
2021-04-03 14:34:02 -06:00 |
tangxifan
|
c4487d6e10
|
[Doc] Add timing for QLSOFA and SOFA CHD
|
2021-04-02 20:48:58 -06:00 |
tangxifan
|
ea1113917f
|
[Doc] Add routing architecture details to qlsofa
|
2021-04-02 18:56:14 -06:00 |
tangxifan
|
0838b48dec
|
[Doc] Add timing and detailed routing arch to documentation
|
2021-04-02 18:46:43 -06:00 |
tangxifan
|
375f3bffb6
|
[Doc] Add device gallery to HD FPGAs
|
2021-04-02 11:19:40 -06:00 |
tangxifan
|
6939ac9676
|
[Doc] Update required packages for documentation compilation; So that svg image can display in PDF
|
2021-04-02 09:57:27 -06:00 |
GrantBrown1994
|
166ea43d96
|
Custom cell documentation added
|
2021-04-01 21:42:42 -06:00 |
Tim Ansell
|
286ebc7da2
|
Fix spelling of floorplan.
|
2021-02-13 14:05:46 -08:00 |
tangxifan
|
851aa6e07d
|
[Doc] Minor fix on the waveform display for I/O circuitry
|
2021-01-15 17:08:10 -07:00 |
tangxifan
|
81a31ea022
|
[Doc] Update documentation with latest GDS view
|
2020-12-21 12:37:19 -07:00 |
tangxifan
|
61ab543e2a
|
[Doc] Update sphinx bibtex version requirement to avoid imcompatible versions
|
2020-12-14 10:57:59 -07:00 |
tangxifan
|
b38a948a56
|
[Doc] Add testing waveform example to documentation
|
2020-12-11 17:24:28 -07:00 |
tangxifan
|
88f522026a
|
[Doc] Update I/O schematic to be consistent with HDL netlist
|
2020-12-11 11:25:28 -07:00 |
tangxifan
|
9dc1b6efa7
|
[Doc] Fine tune documentation on I/O design
|
2020-12-11 11:25:07 -07:00 |
tangxifan
|
b1a606443f
|
[Doc] Add motiviation figure and reworked introduction part
|
2020-12-09 20:12:09 -07:00 |
tangxifan
|
abd51929f9
|
[Doc] Add MUX design information to documentation
|
2020-12-09 17:51:15 -07:00 |
tangxifan
|
9f82ac7636
|
[Doc] Add SOFA CHD to documentation. Clean up redundant document between HD FPGA IPs
|
2020-12-09 16:18:04 -07:00 |
tangxifan
|
f766052bf7
|
[Doc] Add route W to device comparison
|
2020-12-04 13:41:47 -07:00 |
tangxifan
|
156e1d007c
|
[Doc] Add missing figure and bug fix
|
2020-12-04 13:34:41 -07:00 |
tangxifan
|
1948f000e0
|
[Doc] Reorganize documentation for SOFA HD device family
|
2020-12-04 12:02:30 -07:00 |
tangxifan
|
6fca7b9641
|
[Doc] Add figures about fle architecture v1.1
|
2020-12-04 09:27:11 -07:00 |
tangxifan
|
54eb5b469b
|
[Doc] Fix pin direction typo in I/O resource map
|
2020-11-28 20:13:05 -07:00 |
tangxifan
|
ba17de5509
|
[Doc] Add description about operating modes of Logic Elements
|
2020-11-25 17:43:35 -07:00 |
tangxifan
|
a4f6c34466
|
[Doc] Add images for multi-mode logic element architecture
|
2020-11-25 17:17:07 -07:00 |
tangxifan
|
fa9a3bd9f3
|
[Doc] Minor bug fix in the I/O mapping to wishbone
|
2020-11-20 18:26:41 -07:00 |
tangxifan
|
b2573bf242
|
[Doc] Update I/O resource documentation to synchronize the changes on wrapper
|
2020-11-20 18:24:29 -07:00 |
tangxifan
|
95107f9c7a
|
[Doc] Correct bug in I/O circuit design and use svg instead of png in documentation
|
2020-11-19 16:13:27 -07:00 |
tangxifan
|
ca458b22f0
|
[Doc] Bug fix in io assignment
|
2020-11-18 20:31:30 -07:00 |
tangxifan
|
39b2b99ac2
|
[Doc] Update I/O switch by considering clock switches
|
2020-11-18 19:47:24 -07:00 |
tangxifan
|
655e19de6a
|
[Doc] Update I/O arrangement to avoid congestion in backend
|
2020-11-18 19:11:35 -07:00 |
tangxifan
|
2c590e6fb2
|
[Doc] Fix a typo in the resource count
|
2020-11-18 16:21:17 -07:00 |
tangxifan
|
ea5c616339
|
[Doc] Enhance I/O management guidelines
|
2020-11-18 11:53:37 -07:00 |
tangxifan
|
da0469728b
|
[Doc] Add guidelines for setting unuses I/Os
|
2020-11-18 11:50:21 -07:00 |
tangxifan
|
ed98aa27a8
|
[Doc] Add I/O cell truth table
|
2020-11-17 21:12:08 -07:00 |
tangxifan
|
2b0c5c67e9
|
[Doc] Update I/O arrangement to be consistent with new arch
|
2020-11-17 20:45:20 -07:00 |
tangxifan
|
b1ce66e8ce
|
[Doc] Update I/O circuitry details
|
2020-11-17 19:31:04 -07:00 |
tangxifan
|
6cdf477bfc
|
[Doc] Format documentation organization and text
|
2020-11-17 17:35:07 -07:00 |
tangxifan
|
b1dc28e605
|
[Doc] Patch typo in fpga I/O resource overview
|
2020-11-17 15:32:49 -07:00 |
tangxifan
|
0d62af2980
|
[Doc] Add missing files about clb architecture
|
2020-11-17 12:04:38 -07:00 |
tangxifan
|
52076b8714
|
[Doc] Add detailed architecture schematic
|
2020-11-17 11:44:57 -07:00 |
tangxifan
|
679cb3fea2
|
[Doc] Minor fix on broken link
|
2020-11-13 18:47:51 -07:00 |
tangxifan
|
a2353355ec
|
[Doc] Update figures for I/O resources
|
2020-11-13 18:36:11 -07:00 |
tangxifan
|
8bae6bb893
|
[Doc] Update documentation about I/O resources
|
2020-11-13 17:24:43 -07:00 |
tangxifan
|
a018bd077a
|
[Doc] Add missing figures
|
2020-11-12 22:05:44 -07:00 |
tangxifan
|
67763c3464
|
[Doc] Update to latest architecture definition and device information
|
2020-11-12 21:59:14 -07:00 |