yosys/tests/various
Eddie Hung 0eb7150a57 Add test 2019-04-25 18:08:05 -07:00
..
.gitignore Added tests/various/.gitignore 2014-07-26 17:43:41 +02:00
constmsk_test.v Added tests/various/constmsk_test.ys 2014-09-04 15:07:30 +02:00
constmsk_test.ys Added tests/various/constmsk_test.ys 2014-09-04 15:07:30 +02:00
constmsk_testmap.v Added tests/various/constmsk_test.ys 2014-09-04 15:07:30 +02:00
hierarchy.sh Fix tests 2019-04-21 11:40:20 +02:00
muxcover.ys Revert "Recognise default entry in case even if all cases covered (fix for #931)" 2019-04-15 17:52:45 -07:00
pmux2shiftx.v Improvements in pmux2shiftx 2019-04-20 00:38:25 +02:00
pmux2shiftx.ys Updaye pmux2shiftx test 2019-04-22 16:17:43 +02:00
reg_wire_error.sv Modified errors into warnings 2018-06-05 18:03:22 +03:00
reg_wire_error.ys reg_wire_error test needs the -sv flag so it is run via a script so it had to be moved out of the tests/simple dir that only runs Verilog files 2018-06-05 18:00:06 +03:00
run-test.sh Address requested changes - don't require non-$ name. 2019-02-22 16:06:10 -08:00
split_shiftx.v Add test 2019-04-25 18:08:05 -07:00
split_shiftx.ys Add test 2019-04-25 18:08:05 -07:00
submod_extract.ys Added tests/various/submod_extract.ys 2014-07-26 17:22:18 +02:00