OpenFPGA/openfpga_flow
taoli4rs 347a29f27c Fix test name in basic regression test script. 2022-07-20 21:05:31 -07:00
..
arch_bitstreams [Architecture] Update external bitstream 2020-09-25 21:30:59 -06:00
benchmarks [hdl] add a counter design which is triggered by negative edges 2022-05-09 16:41:21 +08:00
docs Added first draft of fpga_task script 2019-08-09 00:17:06 -06:00
fabric_keys [Arch] Add an example fabric key that models a shift-register-based QuickLogic memory bank using custom chain organization 2021-10-11 09:49:22 -07:00
misc [Script] Support simplified rewriting for Yosys on output verilog 2022-02-18 14:54:39 -08:00
openfpga_arch [arch] fixed a few bugs 2022-05-09 17:22:48 +08:00
openfpga_cell_library [arch] add arch that supports negative edge triggered flip-flop 2022-05-09 16:32:01 +08:00
openfpga_shell_scripts Code clean up based on review. 2022-07-20 14:34:44 -07:00
openfpga_simulation_settings [Script] Bug fix in slow clock frequency in shift register chain contraints 2021-10-06 16:49:01 -07:00
openfpga_yosys_techlib [arch] fixed a few bugs 2022-05-09 17:22:48 +08:00
regression_test_scripts Fix test name in basic regression test script. 2022-07-20 21:05:31 -07:00
scripts Minor documentation update 2022-05-08 13:03:16 -06:00
tasks Add constrain_pin_location command in openfpga; add full flow test. 2022-07-20 11:51:00 -07:00
tech Added Power Model Files 2019-08-19 18:55:23 -06:00
vpr_arch [test] now add QuickLogic memory bank to fpga bitstream regression tests 2022-05-25 11:42:32 +08:00
.gitignore Added first draft of fpga_task script 2019-08-09 00:17:06 -06:00