2020-04-22 19:24:09 -05:00
|
|
|
# Run VPR for the 'and' design
|
|
|
|
#--write_rr_graph example_rr_graph.xml
|
2022-09-29 12:45:27 -05:00
|
|
|
vpr ${VPR_ARCH_FILE} ${VPR_TESTBENCH_BLIF} --clock_modeling route --absorb_buffer_luts off
|
2020-04-22 19:24:09 -05:00
|
|
|
|
|
|
|
# Read OpenFPGA architecture definition
|
|
|
|
read_openfpga_arch -f ${OPENFPGA_ARCH_FILE}
|
|
|
|
|
2020-06-10 16:37:17 -05:00
|
|
|
# Read OpenFPGA simulation settings
|
2020-06-11 12:41:36 -05:00
|
|
|
read_openfpga_simulation_setting -f ${OPENFPGA_SIM_SETTING_FILE}
|
2020-06-10 16:37:17 -05:00
|
|
|
|
2020-04-22 19:24:09 -05:00
|
|
|
# Annotate the OpenFPGA architecture to VPR data base
|
|
|
|
# to debug use --verbose options
|
|
|
|
link_openfpga_arch --activity_file ${ACTIVITY_FILE} --sort_gsb_chan_node_in_edges
|
|
|
|
|
|
|
|
# Check and correct any naming conflicts in the BLIF netlist
|
|
|
|
check_netlist_naming_conflict --fix --report ./netlist_renaming.xml
|
|
|
|
|
|
|
|
# Apply fix-up to Look-Up Table truth tables based on packing results
|
|
|
|
lut_truth_table_fixup
|
|
|
|
|
|
|
|
# Build the module graph
|
|
|
|
# - Enabled compression on routing architecture modules
|
|
|
|
# - Enable pin duplication on grid modules
|
|
|
|
build_fabric --compress_routing #--verbose
|
|
|
|
|
2020-05-05 15:38:46 -05:00
|
|
|
# Write the fabric hierarchy of module graph to a file
|
|
|
|
# This is used by hierarchical PnR flows
|
|
|
|
write_fabric_hierarchy --file ./fabric_hierarchy.txt
|
|
|
|
|
2020-04-22 19:24:09 -05:00
|
|
|
# Repack the netlist to physical pbs
|
|
|
|
# This must be done before bitstream generator and testbench generation
|
|
|
|
# Strongly recommend it is done after all the fix-up have been applied
|
|
|
|
repack #--verbose
|
|
|
|
|
|
|
|
# Build the bitstream
|
|
|
|
# - Output the fabric-independent bitstream to a file
|
2021-06-22 17:40:24 -05:00
|
|
|
build_architecture_bitstream --verbose
|
2020-04-22 19:24:09 -05:00
|
|
|
|
|
|
|
# Build fabric-dependent bitstream
|
|
|
|
build_fabric_bitstream --verbose
|
|
|
|
|
|
|
|
# Write the Verilog netlist for FPGA fabric
|
|
|
|
# - Enable the use of explicit port mapping in Verilog netlist
|
2020-04-23 17:15:45 -05:00
|
|
|
write_fabric_verilog --file ./SRC \
|
|
|
|
--explicit_port_mapping \
|
2021-06-22 17:40:24 -05:00
|
|
|
--include_timing
|
2020-04-22 19:24:09 -05:00
|
|
|
|
|
|
|
# Write the Verilog testbench for FPGA fabric
|
|
|
|
# - We suggest the use of same output directory as fabric Verilog netlists
|
|
|
|
# - Must specify the reference benchmark file if you want to output any testbenches
|
|
|
|
# - Enable top-level testbench which is a full verification including programming circuit and core logic of FPGA
|
|
|
|
# - Enable pre-configured top-level testbench which is a fast verification skipping programming phase
|
|
|
|
# - Simulation ini file is optional and is needed only when you need to interface different HDL simulators using openfpga flow-run scripts
|
2021-06-25 16:16:37 -05:00
|
|
|
write_preconfigured_fabric_wrapper --embed_bitstream iverilog --file ./SRC
|
|
|
|
write_preconfigured_testbench --file ./SRC --reference_benchmark_file_path ${REFERENCE_VERILOG_TESTBENCH}
|
2020-04-22 19:24:09 -05:00
|
|
|
|
|
|
|
# Finish and exit OpenFPGA
|
|
|
|
exit
|
|
|
|
|
|
|
|
# Note :
|
|
|
|
# To run verification at the end of the flow maintain source in ./SRC directory
|