2019-11-19 04:19:00 -06:00
|
|
|
/*
|
|
|
|
* yosys -- Yosys Open SYnthesis Suite
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Claire Wolf <claire@symbioticeda.com>
|
|
|
|
* Copyright (C) 2019 Dan Ravensloft <dan.ravensloft@gmail.com>
|
|
|
|
*
|
|
|
|
* Permission to use, copy, modify, and/or distribute this software for any
|
|
|
|
* purpose with or without fee is hereby granted, provided that the above
|
|
|
|
* copyright notice and this permission notice appear in all copies.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
|
|
|
|
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
|
|
|
|
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
|
|
|
|
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
|
|
|
|
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
|
|
|
|
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "kernel/celltypes.h"
|
|
|
|
#include "kernel/log.h"
|
|
|
|
#include "kernel/register.h"
|
|
|
|
#include "kernel/rtlil.h"
|
|
|
|
|
|
|
|
USING_YOSYS_NAMESPACE
|
|
|
|
PRIVATE_NAMESPACE_BEGIN
|
|
|
|
|
|
|
|
struct SynthIntelALMPass : public ScriptPass {
|
|
|
|
SynthIntelALMPass() : ScriptPass("synth_intel_alm", "synthesis for ALM-based Intel (Altera) FPGAs.") {}
|
|
|
|
|
|
|
|
void help() YS_OVERRIDE
|
|
|
|
{
|
|
|
|
// |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|
|
|
|
|
log("\n");
|
|
|
|
log(" synth_intel_alm [options]\n");
|
|
|
|
log("\n");
|
|
|
|
log("This command runs synthesis for ALM-based Intel FPGAs.\n");
|
|
|
|
log("\n");
|
|
|
|
log(" -top <module>\n");
|
|
|
|
log(" use the specified module as top module (default='top')\n");
|
|
|
|
log("\n");
|
|
|
|
log(" -family <family>\n");
|
|
|
|
log(" target one of:\n");
|
|
|
|
log(" \"cyclonev\" - Cyclone V (default)\n");
|
|
|
|
log(" \"cyclone10gx\" - Cyclone 10GX\n");
|
|
|
|
log("\n");
|
|
|
|
log(" -quartus\n");
|
|
|
|
log(" output a netlist using Quartus cells instead of MISTRAL_* cells\n");
|
|
|
|
log("\n");
|
|
|
|
log(" -vqm <file>\n");
|
|
|
|
log(" write the design to the specified Verilog Quartus Mapping File. Writing of an\n");
|
|
|
|
log(" output file is omitted if this parameter is not specified. Implies -quartus.\n");
|
|
|
|
log("\n");
|
|
|
|
log(" -run <from_label>:<to_label>\n");
|
|
|
|
log(" only run the commands between the labels (see below). an empty\n");
|
|
|
|
log(" from label is synonymous to 'begin', and empty to label is\n");
|
|
|
|
log(" synonymous to the end of the command list.\n");
|
|
|
|
log("\n");
|
|
|
|
log(" -nolutram\n");
|
|
|
|
log(" do not use LUT RAM cells in output netlist\n");
|
|
|
|
log("\n");
|
|
|
|
log(" -nobram\n");
|
|
|
|
log(" do not use block RAM cells in output netlist\n");
|
|
|
|
log("\n");
|
|
|
|
log(" -noflatten\n");
|
|
|
|
log(" do not flatten design before synthesis\n");
|
|
|
|
log("\n");
|
|
|
|
log("The following commands are executed by this synthesis command:\n");
|
|
|
|
help_script();
|
|
|
|
log("\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
string top_opt, family_opt, bram_type, vout_file;
|
|
|
|
bool flatten, quartus, nolutram, nobram;
|
|
|
|
|
|
|
|
void clear_flags() YS_OVERRIDE
|
|
|
|
{
|
|
|
|
top_opt = "-auto-top";
|
|
|
|
family_opt = "cyclonev";
|
|
|
|
bram_type = "m10k";
|
|
|
|
vout_file = "";
|
|
|
|
flatten = true;
|
|
|
|
quartus = false;
|
|
|
|
nolutram = false;
|
|
|
|
nobram = false;
|
|
|
|
}
|
|
|
|
|
|
|
|
void execute(std::vector<std::string> args, RTLIL::Design *design) YS_OVERRIDE
|
|
|
|
{
|
|
|
|
string run_from, run_to;
|
|
|
|
clear_flags();
|
|
|
|
|
|
|
|
size_t argidx;
|
|
|
|
for (argidx = 1; argidx < args.size(); argidx++) {
|
|
|
|
if (args[argidx] == "-family" && argidx + 1 < args.size()) {
|
|
|
|
family_opt = args[++argidx];
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (args[argidx] == "-top" && argidx + 1 < args.size()) {
|
|
|
|
top_opt = "-top " + args[++argidx];
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (args[argidx] == "-vqm" && argidx + 1 < args.size()) {
|
|
|
|
quartus = true;
|
|
|
|
vout_file = args[++argidx];
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (args[argidx] == "-run" && argidx + 1 < args.size()) {
|
|
|
|
size_t pos = args[argidx + 1].find(':');
|
|
|
|
if (pos == std::string::npos)
|
|
|
|
break;
|
|
|
|
run_from = args[++argidx].substr(0, pos);
|
|
|
|
run_to = args[argidx].substr(pos + 1);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (args[argidx] == "-quartus") {
|
|
|
|
quartus = true;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (args[argidx] == "-nolutram") {
|
|
|
|
nolutram = true;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (args[argidx] == "-nobram") {
|
|
|
|
nobram = true;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (args[argidx] == "-noflatten") {
|
|
|
|
flatten = false;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
extra_args(args, argidx, design);
|
|
|
|
|
|
|
|
if (!design->full_selection())
|
|
|
|
log_cmd_error("This command only operates on fully selected designs!\n");
|
|
|
|
|
|
|
|
if (family_opt == "cyclonev") {
|
|
|
|
bram_type = "m10k";
|
|
|
|
} else if (family_opt == "cyclone10gx") {
|
|
|
|
bram_type = "m20k";
|
|
|
|
} else {
|
|
|
|
log_cmd_error("Invalid family specified: '%s'\n", family_opt.c_str());
|
|
|
|
}
|
|
|
|
|
|
|
|
log_header(design, "Executing SYNTH_INTEL_ALM pass.\n");
|
|
|
|
log_push();
|
|
|
|
|
|
|
|
run_script(design, run_from, run_to);
|
|
|
|
|
|
|
|
log_pop();
|
|
|
|
}
|
|
|
|
|
|
|
|
void script() YS_OVERRIDE
|
|
|
|
{
|
|
|
|
if (help_mode) {
|
|
|
|
family_opt = "<family>";
|
|
|
|
bram_type = "<bram_type>";
|
|
|
|
}
|
|
|
|
|
|
|
|
if (check_label("begin")) {
|
|
|
|
run(stringf("read_verilog -sv -lib +/intel/%s/cells_sim.v", family_opt.c_str()));
|
|
|
|
run(stringf("read_verilog -specify -lib -D %s +/intel_alm/common/alm_sim.v", family_opt.c_str()));
|
|
|
|
run(stringf("read_verilog -specify -lib -D %s +/intel_alm/common/dff_sim.v", family_opt.c_str()));
|
2020-04-16 06:24:04 -05:00
|
|
|
run(stringf("read_verilog -specify -lib -D %s +/intel_alm/common/mem_sim.v", family_opt.c_str()));
|
2019-11-19 04:19:00 -06:00
|
|
|
|
|
|
|
// Misc and common cells
|
|
|
|
run("read_verilog -lib +/intel/common/altpll_bb.v");
|
|
|
|
run("read_verilog -lib +/intel_alm/common/megafunction_bb.v");
|
|
|
|
run(stringf("hierarchy -check %s", help_mode ? "-top <top>" : top_opt.c_str()));
|
|
|
|
}
|
|
|
|
|
|
|
|
if (flatten && check_label("flatten", "(unless -noflatten)")) {
|
|
|
|
run("proc");
|
|
|
|
run("flatten");
|
|
|
|
run("tribuf -logic");
|
|
|
|
run("deminout");
|
|
|
|
}
|
|
|
|
|
|
|
|
if (check_label("coarse")) {
|
|
|
|
run("synth -run coarse -lut 6");
|
|
|
|
run("techmap -map +/intel_alm/common/arith_alm_map.v");
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!nobram && check_label("map_bram", "(skip if -nobram)")) {
|
|
|
|
run(stringf("memory_bram -rules +/intel_alm/common/bram_%s.txt", bram_type.c_str()));
|
|
|
|
run(stringf("techmap -map +/intel_alm/common/bram_%s_map.v", bram_type.c_str()));
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!nolutram && check_label("map_lutram", "(skip if -nolutram)")) {
|
|
|
|
run("memory_bram -rules +/intel_alm/common/lutram_mlab.txt", "(for Cyclone V / Cyclone 10GX)");
|
|
|
|
}
|
|
|
|
|
|
|
|
if (check_label("map_ffram")) {
|
|
|
|
run("memory_map");
|
|
|
|
run("opt -full");
|
|
|
|
}
|
|
|
|
|
|
|
|
if (check_label("map_ffs")) {
|
2020-06-11 12:06:39 -05:00
|
|
|
run("dff2dffe");
|
2020-04-22 18:56:49 -05:00
|
|
|
// As mentioned in common/dff_sim.v, Intel flops power up to zero,
|
|
|
|
// so use `zinit` to add inverters where needed.
|
2019-11-19 04:19:00 -06:00
|
|
|
run("zinit");
|
|
|
|
run("techmap -map +/techmap.v -map +/intel_alm/common/dff_map.v");
|
|
|
|
run("opt -full -undriven -mux_undef");
|
|
|
|
run("clean -purge");
|
|
|
|
}
|
|
|
|
|
|
|
|
if (check_label("map_luts")) {
|
|
|
|
run("abc9 -maxlut 6 -W 200");
|
|
|
|
run("techmap -map +/intel_alm/common/alm_map.v");
|
|
|
|
run("opt -fast");
|
|
|
|
run("autoname");
|
|
|
|
run("clean");
|
|
|
|
}
|
|
|
|
|
|
|
|
if (check_label("check")) {
|
|
|
|
run("hierarchy -check");
|
|
|
|
run("stat");
|
|
|
|
run("check");
|
|
|
|
}
|
|
|
|
|
|
|
|
if (check_label("quartus")) {
|
|
|
|
if (quartus || help_mode) {
|
2020-04-22 18:56:49 -05:00
|
|
|
// Quartus ICEs if you have a wire which has `[]` in its name,
|
|
|
|
// which Yosys produces when building memories out of flops.
|
|
|
|
run("rename -hide w:*[* w:*]*");
|
|
|
|
// VQM mode does not support 'x, so replace those with zero.
|
2020-04-15 08:28:35 -05:00
|
|
|
run("setundef -zero");
|
2020-04-22 18:56:49 -05:00
|
|
|
// VQM mode does not support multi-bit constant assignments
|
|
|
|
// (e.g. 2'b00 is an error), so as a workaround use references
|
|
|
|
// to constant driver cells, which Quartus accepts.
|
2019-11-19 04:19:00 -06:00
|
|
|
run("hilomap -singleton -hicell __MISTRAL_VCC Q -locell __MISTRAL_GND Q");
|
2020-04-22 18:56:49 -05:00
|
|
|
// Rename from Yosys-internal MISTRAL_* cells to Quartus cells.
|
2020-04-23 16:44:29 -05:00
|
|
|
run(stringf("techmap -D %s -map +/intel_alm/common/quartus_rename.v", family_opt.c_str()));
|
2019-11-19 04:19:00 -06:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (check_label("vqm")) {
|
|
|
|
if (!vout_file.empty() || help_mode) {
|
|
|
|
run(stringf("write_verilog -attr2comment -defparam -nohex -decimal %s", help_mode ? "<file-name>" : vout_file.c_str()));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} SynthIntelALMPass;
|
|
|
|
|
|
|
|
PRIVATE_NAMESPACE_END
|