yosys/tests/arch/anlogic/shifter.ys

11 lines
383 B
Plaintext
Raw Normal View History

2019-10-18 05:19:59 -05:00
read_verilog ../common/shifter.v
hierarchy -top top
proc
flatten
equiv_opt -assert -map +/anlogic/cells_sim.v synth_anlogic # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd top # Constrain all select calls below inside the top module
select -assert-count 8 t:AL_MAP_SEQ
2019-10-04 04:09:59 -05:00
select -assert-none t:AL_MAP_SEQ %% t:* %D