yosys/tests/arch/ecp5/dffs.ys

19 lines
729 B
Plaintext
Raw Normal View History

2019-09-03 03:53:37 -05:00
read_verilog dffs.v
2019-10-04 01:42:29 -05:00
design -save read
hierarchy -top dff
2019-10-18 02:04:02 -05:00
proc
2019-09-03 03:53:37 -05:00
equiv_opt -assert -map +/ecp5/cells_sim.v synth_ecp5 # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
2019-10-04 01:42:29 -05:00
cd dff # Constrain all select calls below inside the top module
select -assert-count 1 t:TRELLIS_FF
2019-09-03 03:53:37 -05:00
select -assert-none t:TRELLIS_FF %% t:* %D
2019-10-04 01:42:29 -05:00
design -load read
hierarchy -top dffe
2019-10-18 02:04:02 -05:00
proc
2019-10-04 01:42:29 -05:00
equiv_opt -assert -map +/ecp5/cells_sim.v synth_ecp5 # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd dffe # Constrain all select calls below inside the top module
select -assert-count 1 t:TRELLIS_FF
select -assert-none t:TRELLIS_FF %% t:* %D