2014-12-31 09:53:53 -06:00
|
|
|
|
2015-01-04 07:23:30 -06:00
|
|
|
bram $__XILINX_RAMB36_SDP72
|
|
|
|
abits 9
|
|
|
|
dbits 72
|
|
|
|
groups 2
|
|
|
|
ports 1 1
|
|
|
|
wrmode 0 1
|
|
|
|
enable 0 8
|
|
|
|
transp 2 0
|
|
|
|
clocks 2 3
|
|
|
|
clkpol 2 3
|
|
|
|
endbram
|
|
|
|
|
2015-01-06 08:26:33 -06:00
|
|
|
bram $__XILINX_RAMB18_SDP36
|
2015-01-06 16:21:52 -06:00
|
|
|
abits 9
|
2015-01-04 07:23:30 -06:00
|
|
|
dbits 36
|
|
|
|
groups 2
|
|
|
|
ports 1 1
|
|
|
|
wrmode 0 1
|
|
|
|
enable 0 4
|
|
|
|
transp 2 0
|
|
|
|
clocks 2 3
|
|
|
|
clkpol 2 3
|
|
|
|
endbram
|
|
|
|
|
2015-01-06 08:26:33 -06:00
|
|
|
bram $__XILINX_RAMB18_TDP18
|
2015-01-06 16:21:52 -06:00
|
|
|
abits 10
|
2015-01-04 07:23:30 -06:00
|
|
|
dbits 18
|
|
|
|
groups 2
|
|
|
|
ports 1 1
|
|
|
|
wrmode 0 1
|
|
|
|
enable 0 2
|
|
|
|
transp 2 0
|
|
|
|
clocks 2 3
|
|
|
|
clkpol 2 3
|
|
|
|
endbram
|
|
|
|
|
2015-01-06 08:26:33 -06:00
|
|
|
bram $__XILINX_RAMB18_TDP9
|
2015-01-06 16:21:52 -06:00
|
|
|
abits 11
|
2015-01-04 07:23:30 -06:00
|
|
|
dbits 9
|
2014-12-31 09:53:53 -06:00
|
|
|
groups 2
|
2014-12-31 15:50:08 -06:00
|
|
|
ports 1 1
|
2015-01-04 07:23:30 -06:00
|
|
|
wrmode 0 1
|
|
|
|
enable 0 1
|
|
|
|
transp 2 0
|
|
|
|
clocks 2 3
|
|
|
|
clkpol 2 3
|
2014-12-31 09:53:53 -06:00
|
|
|
endbram
|
|
|
|
|
2015-01-06 08:26:33 -06:00
|
|
|
bram $__XILINX_RAMB18_TDP4
|
2015-01-06 16:21:52 -06:00
|
|
|
abits 12
|
2015-01-04 07:23:30 -06:00
|
|
|
dbits 4
|
|
|
|
groups 2
|
|
|
|
ports 1 1
|
|
|
|
wrmode 0 1
|
|
|
|
enable 0 1
|
|
|
|
transp 2 0
|
|
|
|
clocks 2 3
|
|
|
|
clkpol 2 3
|
|
|
|
endbram
|
|
|
|
|
2015-01-06 08:26:33 -06:00
|
|
|
bram $__XILINX_RAMB18_TDP2
|
2015-01-06 16:21:52 -06:00
|
|
|
abits 13
|
2015-01-04 07:23:30 -06:00
|
|
|
dbits 2
|
|
|
|
groups 2
|
|
|
|
ports 1 1
|
|
|
|
wrmode 0 1
|
|
|
|
enable 0 1
|
|
|
|
transp 2 0
|
|
|
|
clocks 2 3
|
|
|
|
clkpol 2 3
|
|
|
|
endbram
|
|
|
|
|
2015-01-06 08:26:33 -06:00
|
|
|
bram $__XILINX_RAMB18_TDP1
|
2015-01-06 16:21:52 -06:00
|
|
|
abits 14
|
2015-01-04 07:23:30 -06:00
|
|
|
dbits 1
|
|
|
|
groups 2
|
|
|
|
ports 1 1
|
|
|
|
wrmode 0 1
|
|
|
|
enable 0 1
|
|
|
|
transp 2 0
|
|
|
|
clocks 2 3
|
|
|
|
clkpol 2 3
|
|
|
|
endbram
|
|
|
|
|
|
|
|
match $__XILINX_RAMB36_SDP72
|
2015-01-06 08:26:33 -06:00
|
|
|
min bits 4096
|
|
|
|
min efficiency 5
|
2015-01-04 07:23:30 -06:00
|
|
|
shuffle_enable 8
|
2015-01-06 08:26:33 -06:00
|
|
|
or_next_if_better
|
|
|
|
endmatch
|
|
|
|
|
|
|
|
match $__XILINX_RAMB18_SDP36
|
|
|
|
min bits 4096
|
|
|
|
min efficiency 5
|
|
|
|
shuffle_enable 4
|
2015-01-06 16:21:52 -06:00
|
|
|
or_next_if_better
|
2014-12-31 09:53:53 -06:00
|
|
|
endmatch
|
|
|
|
|
2015-01-06 16:21:52 -06:00
|
|
|
match $__XILINX_RAMB18_TDP18
|
|
|
|
min bits 4096
|
|
|
|
min efficiency 5
|
|
|
|
shuffle_enable 2
|
2015-01-06 16:54:33 -06:00
|
|
|
or_next_if_better
|
2015-01-06 16:21:52 -06:00
|
|
|
endmatch
|
|
|
|
|
2015-01-06 16:54:33 -06:00
|
|
|
match $__XILINX_RAMB18_TDP9
|
|
|
|
min bits 4096
|
|
|
|
min efficiency 5
|
|
|
|
shuffle_enable 2
|
|
|
|
or_next_if_better
|
|
|
|
endmatch
|
|
|
|
|
|
|
|
match $__XILINX_RAMB18_TDP4
|
|
|
|
min bits 4096
|
|
|
|
min efficiency 5
|
|
|
|
shuffle_enable 2
|
|
|
|
or_next_if_better
|
|
|
|
endmatch
|
|
|
|
|
|
|
|
match $__XILINX_RAMB18_TDP2
|
|
|
|
min bits 4096
|
|
|
|
min efficiency 5
|
|
|
|
shuffle_enable 2
|
|
|
|
or_next_if_better
|
|
|
|
endmatch
|
|
|
|
|
|
|
|
match $__XILINX_RAMB18_TDP1
|
|
|
|
min bits 4096
|
|
|
|
min efficiency 5
|
|
|
|
shuffle_enable 2
|
|
|
|
endmatch
|
2015-01-04 07:23:30 -06:00
|
|
|
|