skywater-pdk/docs/rules/assumptions/07-other.csv

2.4 KiB

1Layer / Design ruleCDspaceComment
2MOSFET width0.135FOMSE
3MOSFET width in standard cells0.075FOMSESC
4Spacing of poly on field to diff0.065PFDSE
5Spacing of poly on field to tap0.005PFTSE
6Enclosure of tap by nwell for pwell res0.22PTAP_NWL_SP
7Grid conversion rounding factor0.005GRCF
8Licon enclosure rounding0.02LICENCLR
9LI1CD add/drop0.010.04
10Huge metal X min. W and L3HugeM
11Min Nsdm area 0.265MinNsdmArea
12Min Psdm area0.255MinPsdmArea
13Min N/Psdm hole area 0.265MinNPsdmHole
14Large waffle size must be divisible by 47.2waffle_large
15P1M additional CD control0.011P1MCDcontrol
16Li1 proximity correction0.25LI1PROXSpace
17Serif added to nwell convex corner (SXX-572, 573)0.22NwellCvxSerif
18Serif added to nwell concave corner (SXX-572, 573)0.12NwellCveSerif
19NWM extension beyond nwell edge straddling de_nFet_source (for GSMC; QZM-133)0.075NvhvNwellExt
20Min enclosure of pad by pmm for Cu inductor (JNET-80) 0padPMMEncInd
21Min enclosure of pmm by cu1m for Cu inductor (JNET-80) 10.75pmmCu1mEncInd
22Min enclosure of pbo by cu1m per DECA 000348 Rev S10pboCu1mEnc
23Min enclosure of pmm by pmm2 for radio flow in the die (JNET-80) 13pmmPmm2EncInd
24Min enclosure of pmm by pmm2 inside frame7.5pmmPmm2EncIndFrame
25Min space between pmm2 and Inductor.dg 7.5pmm2IndSpc
26Min cu1m PD across full chip0.35MinCU1Mpd
27Max cu1m PD across full chip0.45MaxCU1Mpd
28Spacing between RDL and outer edge of seal ring15RdlSealSpc
29Spacing between RDL and pmm26.16RdlPmm2Spc
30Enclosure of etest module in die by cpmm20EtestCpmm2Enc
31Keepout of active, poly, li and metal to NSM (TCS-2253)1NSMKeepout
323 um keepout of active, poly, li and metal to areaid.dt/areaid.ft (TCS-2253)3NSMKeepout_3um
33pnp_emitter sizing (S8P GSMC flow)0.05PnpEmitterSzGSMC
34pnp_emitter sizing (other flows)0.03PnpEmitterSz
35MiM Capacitor aspect ration20MiM_AR
36Min NCM space to be used to preserve NCM CL algorithm (avoid LVL error)1.27NCM_0LVL
37Min space of NCM between core and periphery due to existing layout restriction0.96NcmCorePeriSP
38Multiplication factor0.01S8LVconv
39Minimum scribe width50scribew
40spacing of p-well outside deep n-well to deep n-well mask edge0.12NWDNWENCL
41p-well in deep n-well to p-sub1.2NWDNWOL
42Field oxide etchback after P1ME before implants0.04WFDEL