mirror of https://github.com/lnis-uofu/SOFA.git
[Repo] Adding skywater PDK as submodule
This commit is contained in:
parent
c6b6bd7536
commit
1b2a14886b
|
@ -0,0 +1,4 @@
|
||||||
|
[submodule "skywater-pdk"]
|
||||||
|
path = skywater-pdk
|
||||||
|
url = https://github.com/ganeshgore/skywater-pdk.git
|
||||||
|
branch = ganesh_dev
|
|
@ -1,39 +0,0 @@
|
||||||
# = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = =
|
|
||||||
# Configuration file for running experiments
|
|
||||||
# = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = =
|
|
||||||
# timeout_each_job : FPGA Task script splits fpga flow into multiple jobs
|
|
||||||
# Each job execute fpga_flow script on combination of architecture & benchmark
|
|
||||||
# timeout_each_job is timeout for each job
|
|
||||||
# = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = = =
|
|
||||||
|
|
||||||
[GENERAL]
|
|
||||||
run_engine=openfpga_shell
|
|
||||||
power_analysis = false
|
|
||||||
spice_output=false
|
|
||||||
verilog_output=true
|
|
||||||
timeout_each_job = 20*60
|
|
||||||
fpga_flow=vpr_blif
|
|
||||||
arch_variable_file=${PATH:TASK_DIR}/design_variables.yml
|
|
||||||
|
|
||||||
|
|
||||||
[OpenFPGA_SHELL]
|
|
||||||
openfpga_shell_template=${PATH:TASK_DIR}/generate_fabric.openfpga
|
|
||||||
openfpga_arch_file=${PATH:TASK_DIR}/arch/openfpga_arch.xml
|
|
||||||
openfpga_sim_setting_file=${PATH:OPENFPGA_PATH}/openfpga_flow/openfpga_simulation_settings/auto_sim_openfpga.xml
|
|
||||||
external_fabric_key_file=${PATH:TASK_DIR}/arch/fabric_key.xml
|
|
||||||
openfpga_vpr_device_layout=12x12
|
|
||||||
openfpga_vpr_route_chan_width=60
|
|
||||||
|
|
||||||
[ARCHITECTURES]
|
|
||||||
arch0=${PATH:TASK_DIR}/arch/vpr_arch.xml
|
|
||||||
|
|
||||||
[BENCHMARKS]
|
|
||||||
bench0=${PATH:TASK_DIR}/micro_benchmark/and.blif
|
|
||||||
|
|
||||||
[SYNTHESIS_PARAM]
|
|
||||||
bench0_top = top
|
|
||||||
bench0_act = ${PATH:TASK_DIR}/micro_benchmark/and.act
|
|
||||||
bench0_verilog = ${PATH:TASK_DIR}/micro_benchmark/and.v
|
|
||||||
|
|
||||||
[SCRIPT_PARAM_MIN_ROUTE_CHAN_WIDTH]
|
|
||||||
vpr_fpga_verilog_formal_verification_top_netlist=
|
|
|
@ -0,0 +1 @@
|
||||||
|
task_generation.conf
|
|
@ -1,40 +0,0 @@
|
||||||
##########################################################################################
|
|
||||||
##########################################################################################
|
|
||||||
|
|
||||||
SHELL=bash
|
|
||||||
PYTHON_EXEC=python3.8
|
|
||||||
RERUN = 0
|
|
||||||
TB = top
|
|
||||||
OPTIONS =
|
|
||||||
|
|
||||||
.SILENT:
|
|
||||||
.ONESHELL:
|
|
||||||
|
|
||||||
runOpenFPGA:
|
|
||||||
SECONDS=0
|
|
||||||
source config.sh
|
|
||||||
# ===================== Check Tools =====================
|
|
||||||
which python3.8 > /dev/null
|
|
||||||
if [ $$? -eq 1 ]; then
|
|
||||||
echo "xxxxxxxx Python version 3.8 is required xxxxxxxx"; exit;
|
|
||||||
fi
|
|
||||||
|
|
||||||
# =================== Clean Previous Run =================================
|
|
||||||
rm -f $${OPENFPGA_PATH}/openfpga_flow/tasks/$${TASK_DIR_NAME}
|
|
||||||
(cd ./$${TASK_DIR_NAME}/config && rm -f task.conf && cp task_simulation.conf task.conf)
|
|
||||||
|
|
||||||
# ===================== Generate Netlist =================================
|
|
||||||
(currDir=$${PWD} && cd $$OPENFPGA_PATH && source openfpga.sh && cd $$currDir &&
|
|
||||||
run-task $${TASK_DIR_NAME} --remove_run_dir all
|
|
||||||
run-task $${TASK_DIR_NAME} ${OPTIONS})
|
|
||||||
|
|
||||||
if [ $$? -eq 1 ]; then
|
|
||||||
echo "X X X X X X Failed to generate netlist X X X X X X"; exit;
|
|
||||||
fi
|
|
||||||
|
|
||||||
duration=$$SECONDS
|
|
||||||
date > runOpenFPGA
|
|
||||||
echo "$$(($$duration / 60)) minutes and $$(($$duration % 60)) seconds elapsed." >> runOpenFPGA
|
|
||||||
|
|
||||||
clean:
|
|
||||||
rm -rf runOpenFPGA
|
|
|
@ -0,0 +1 @@
|
||||||
|
../FPGA1212_SOFA_HD_PNR/Makefile
|
|
@ -0,0 +1 @@
|
||||||
|
Subproject commit 3b0f27509ecf79e6533b2a6c2f5b29914c3c5135
|
Loading…
Reference in New Issue