OpenFPGA/openfpga_flow
tangxifan aa86381d65 [test] adjust route chan width to avoid vpr bug on min route chan width (some case failed) 2024-10-07 17:17:36 -07:00
..
arch_bitstreams [test] update arch bitstream and force a pin placement for the test case where external bistream is fixed 2022-09-20 14:14:18 -07:00
benchmarks [core] typo 2024-07-10 14:12:49 -07:00
docs Added first draft of fpga_task script 2019-08-09 00:17:06 -06:00
fabric_keys [test] deploy new tests 2023-07-08 21:52:16 -07:00
misc [script] typo 2023-12-12 13:45:23 -08:00
openfpga_arch [test] validate mux2 at last stage 2024-09-18 17:40:13 -07:00
openfpga_cell_library [test] validate mux2 at last stage 2024-09-18 17:40:13 -07:00
openfpga_shell_scripts Merge branch 'master' into preloading_clean 2024-09-11 11:08:49 +08:00
openfpga_simulation_settings [Script] Bug fix in slow clock frequency in shift register chain contraints 2021-10-06 16:49:01 -07:00
openfpga_yosys_techlib [test] fixed the bug in adder mapping 2023-06-20 17:09:31 -07:00
regression_test_scripts [test] add new tests to validate intermediate drivers in clock 2024-09-20 19:27:40 -07:00
scripts [script] adapt code format for python 2024-04-10 12:58:05 -07:00
tasks [test] adjust route chan width to avoid vpr bug on min route chan width (some case failed) 2024-10-07 17:17:36 -07:00
tech Added Power Model Files 2019-08-19 18:55:23 -06:00
vpr_arch [test] add a new test to validate CHANY clock spin in DEC 2024-08-15 14:24:31 -07:00
.gitignore Added first draft of fpga_task script 2019-08-09 00:17:06 -06:00