Merge branch 'master' into gg_ci_cd_dev
This commit is contained in:
commit
1ec99b98c5
|
@ -170,12 +170,8 @@ jobs:
|
|||
openfpga/openfpga
|
||||
vpr/libvpr.a
|
||||
vpr/vpr
|
||||
yosys/install/share/
|
||||
yosys/install/bin/yosys
|
||||
yosys/install/bin/yosys-abc
|
||||
yosys/install/bin/yosys-config
|
||||
yosys/install/bin/yosys-filterlib
|
||||
yosys/install/bin/yosys-smtbmc
|
||||
yosys/install/share
|
||||
yosys/install/bin
|
||||
openfpga_flow
|
||||
openfpga.sh
|
||||
docker_distribution:
|
||||
|
|
|
@ -13,9 +13,11 @@ Technical Details about FPGA-SPICE/Verilog/Bitstream/SDC:
|
|||
|
||||
Dr. Xifan Tang
|
||||
|
||||
xifan.tang@utah.edu
|
||||
xifan@osfpga.org
|
||||
|
||||
.. Technical Details about layout auto-generation
|
||||
.. Edouard Giacomin
|
||||
.. edouard.giacomin@utah.edu
|
||||
Technical Details about physical design
|
||||
|
||||
Ganesh Gore
|
||||
|
||||
ganesh.gore@utah.edu
|
||||
|
||||
|
|
Loading…
Reference in New Issue