mirror of https://github.com/YosysHQ/yosys.git
b597f85b13
Closes #1717. Add more precise Verilog source location information to AST and RTLIL nodes. |
||
---|---|---|
.. | ||
anlogic | ||
common | ||
ecp5 | ||
efinix | ||
gowin | ||
ice40 | ||
xilinx | ||
run-test.sh |