mirror of https://github.com/YosysHQ/yosys.git
Add testcase from #1459
This commit is contained in:
parent
53aa51dc92
commit
3df869cc7c
|
@ -0,0 +1,25 @@
|
|||
read_verilog <<EOT
|
||||
module register_file(
|
||||
input wire clk,
|
||||
input wire write_enable,
|
||||
input wire [63:0] write_data,
|
||||
input wire [4:0] write_reg,
|
||||
input wire [4:0] read1_reg,
|
||||
output reg [63:0] read1_data,
|
||||
);
|
||||
|
||||
reg [63:0] registers[0:31];
|
||||
|
||||
always @(posedge clk) begin
|
||||
if (write_enable == 1'b1) begin
|
||||
registers[write_reg] <= write_data;
|
||||
end
|
||||
end
|
||||
|
||||
always @(all) begin
|
||||
read1_data <= registers[read1_reg];
|
||||
end
|
||||
endmodule
|
||||
EOT
|
||||
|
||||
synth_ecp5 -abc9
|
Loading…
Reference in New Issue