mirror of https://github.com/YosysHQ/yosys.git
Added "techmap -share_map" option
This commit is contained in:
parent
019b301541
commit
20175afd29
|
@ -372,6 +372,11 @@ struct TechmapPass : public Pass {
|
|||
log(" transforms the internal RTL cells to the internal gate\n");
|
||||
log(" library.\n");
|
||||
log("\n");
|
||||
log(" -share_map filename\n");
|
||||
log(" like -map, but look for the file in the share directory (where the\n");
|
||||
log(" yosys data files are). this is mainly used internally when techmap\n");
|
||||
log(" is called from other commands.\n");
|
||||
log("\n");
|
||||
log("When a module in the map file has the 'techmap_celltype' attribute set, it will\n");
|
||||
log("match cells with a type that match the text value of this attribute.\n");
|
||||
log("\n");
|
||||
|
@ -423,6 +428,10 @@ struct TechmapPass : public Pass {
|
|||
map_files.push_back(args[++argidx]);
|
||||
continue;
|
||||
}
|
||||
if (args[argidx] == "-share_map" && argidx+1 < args.size()) {
|
||||
map_files.push_back(get_share_file_name(args[++argidx]));
|
||||
continue;
|
||||
}
|
||||
break;
|
||||
}
|
||||
extra_args(args, argidx, design);
|
||||
|
|
|
@ -82,7 +82,7 @@ struct SynthXilinxPass : public Pass {
|
|||
log(" clean\n");
|
||||
log("\n");
|
||||
log(" map_cells:\n");
|
||||
log(" techmap -map <share_dir>/xilinx/cells.v\n");
|
||||
log(" techmap -share_map xilinx/cells.v\n");
|
||||
log(" clean\n");
|
||||
log("\n");
|
||||
log(" clkbuf:\n");
|
||||
|
@ -94,7 +94,7 @@ struct SynthXilinxPass : public Pass {
|
|||
log(" iopadmap -outpad OBUF I:O -inpad IBUF O:I @xilinx_nonclocks\n");
|
||||
log("\n");
|
||||
log(" edif:\n");
|
||||
log(" write_edif -top <top> synth.edif\n");
|
||||
log(" write_edif synth.edif\n");
|
||||
log("\n");
|
||||
}
|
||||
virtual void execute(std::vector<std::string> args, RTLIL::Design *design)
|
||||
|
@ -182,7 +182,7 @@ struct SynthXilinxPass : public Pass {
|
|||
|
||||
if (check_label(active, run_from, run_to, "map_cells"))
|
||||
{
|
||||
Pass::call(design, stringf("techmap -map %s", get_share_file_name("xilinx/cells.v").c_str()));
|
||||
Pass::call(design, "techmap -share_map xilinx/cells.v");
|
||||
Pass::call(design, "clean");
|
||||
}
|
||||
|
||||
|
@ -201,7 +201,7 @@ struct SynthXilinxPass : public Pass {
|
|||
if (check_label(active, run_from, run_to, "edif"))
|
||||
{
|
||||
if (!edif_file.empty())
|
||||
Pass::call(design, stringf("write_edif -top %s %s", top_module.c_str(), edif_file.c_str()));
|
||||
Pass::call(design, stringf("write_edif %s", edif_file.c_str()));
|
||||
}
|
||||
|
||||
log_pop();
|
||||
|
|
Loading…
Reference in New Issue