2020-01-01 02:27:47 -06:00
|
|
|
# ================================ RAM ================================
|
2020-01-01 00:18:53 -06:00
|
|
|
# RAM bits <= 4K; Data width <= 16; Address width <= 11: -> SB_RAM40_4K
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockram.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 11 -set DATA_WIDTH 2 sync_ram_sdp
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_ram_sdp
|
2020-01-01 00:18:53 -06:00
|
|
|
synth_ice40 -top sync_ram_sdp; cd sync_ram_sdp
|
|
|
|
select -assert-count 1 t:SB_RAM40_4K
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockram.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 10 -set DATA_WIDTH 4 sync_ram_sdp
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_ram_sdp
|
2020-01-01 00:18:53 -06:00
|
|
|
synth_ice40 -top sync_ram_sdp; cd sync_ram_sdp
|
|
|
|
select -assert-count 1 t:SB_RAM40_4K
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockram.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 9 -set DATA_WIDTH 8 sync_ram_sdp
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_ram_sdp
|
2020-01-01 00:18:53 -06:00
|
|
|
synth_ice40 -top sync_ram_sdp; cd sync_ram_sdp
|
|
|
|
select -assert-count 1 t:SB_RAM40_4K
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockram.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 8 -set DATA_WIDTH 16 sync_ram_sdp
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_ram_sdp
|
2020-01-01 00:18:53 -06:00
|
|
|
synth_ice40 -top sync_ram_sdp; cd sync_ram_sdp
|
|
|
|
select -assert-count 1 t:SB_RAM40_4K
|
|
|
|
|
|
|
|
## With parameters
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockram.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 2 -set DATA_WIDTH 8 sync_ram_sdp
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_ram_sdp
|
2020-01-01 00:18:53 -06:00
|
|
|
synth_ice40 -top sync_ram_sdp; cd sync_ram_sdp
|
|
|
|
select -assert-count 0 t:SB_RAM40_4K # too inefficient
|
|
|
|
select -assert-min 1 t:SB_DFFE
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockram.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 2 -set DATA_WIDTH 8 sync_ram_sdp
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_ram_sdp
|
2020-01-01 00:18:53 -06:00
|
|
|
setattr -set syn_ramstyle "block_ram" m:memory
|
|
|
|
synth_ice40 -top sync_ram_sdp; cd sync_ram_sdp
|
|
|
|
select -assert-count 1 t:SB_RAM40_4K
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockram.v
|
2020-01-01 01:20:06 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 2 -set DATA_WIDTH 8 sync_ram_sdp
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_ram_sdp
|
2020-01-01 01:20:06 -06:00
|
|
|
setattr -set syn_ramstyle "Block_RAM" m:memory
|
|
|
|
synth_ice40 -top sync_ram_sdp; cd sync_ram_sdp
|
|
|
|
select -assert-count 1 t:SB_RAM40_4K # any case works
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockram.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 2 -set DATA_WIDTH 8 sync_ram_sdp
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_ram_sdp
|
2020-01-01 00:18:53 -06:00
|
|
|
setattr -set ram_block 1 m:memory
|
|
|
|
synth_ice40 -top sync_ram_sdp; cd sync_ram_sdp
|
|
|
|
select -assert-count 1 t:SB_RAM40_4K
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockram.v
|
2020-01-01 02:27:47 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 2 -set DATA_WIDTH 8 sync_ram_sdp
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_ram_sdp
|
2020-01-01 02:27:47 -06:00
|
|
|
setattr -set syn_ramstyle "registers" m:memory
|
|
|
|
synth_ice40 -top sync_ram_sdp; cd sync_ram_sdp
|
|
|
|
select -assert-count 0 t:SB_RAM40_4K # requested FFRAM explicitly
|
|
|
|
select -assert-min 1 t:SB_DFFE
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockram.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 2 -set DATA_WIDTH 8 sync_ram_sdp
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_ram_sdp
|
2020-01-01 00:18:53 -06:00
|
|
|
setattr -set logic_block 1 m:memory
|
|
|
|
synth_ice40 -top sync_ram_sdp; cd sync_ram_sdp
|
|
|
|
select -assert-count 0 t:SB_RAM40_4K # requested FFRAM explicitly
|
|
|
|
select -assert-min 1 t:SB_DFFE
|
|
|
|
|
2020-01-01 02:27:47 -06:00
|
|
|
# ================================ ROM ================================
|
2020-01-01 00:18:53 -06:00
|
|
|
# ROM bits <= 4K; Data width <= 16; Address width <= 11: -> SB_RAM40_4K
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockrom.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 11 -set DATA_WIDTH 2 sync_rom
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_rom
|
2020-01-01 00:18:53 -06:00
|
|
|
synth_ice40 -top sync_rom; cd sync_rom
|
|
|
|
select -assert-count 1 t:SB_RAM40_4K
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockrom.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 10 -set DATA_WIDTH 4 sync_rom
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_rom
|
2020-01-01 00:18:53 -06:00
|
|
|
synth_ice40 -top sync_rom; cd sync_rom
|
|
|
|
select -assert-count 1 t:SB_RAM40_4K
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockrom.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 9 -set DATA_WIDTH 8 sync_rom
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_rom
|
2020-01-01 00:18:53 -06:00
|
|
|
synth_ice40 -top sync_rom; cd sync_rom
|
|
|
|
select -assert-count 1 t:SB_RAM40_4K
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockrom.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 8 -set DATA_WIDTH 16 sync_rom
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_rom
|
2020-01-01 00:18:53 -06:00
|
|
|
synth_ice40 -top sync_rom; cd sync_rom
|
|
|
|
select -assert-count 1 t:SB_RAM40_4K
|
|
|
|
|
|
|
|
## With parameters
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockrom.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 2 -set DATA_WIDTH 8 sync_rom
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_rom
|
2020-01-01 00:18:53 -06:00
|
|
|
synth_ice40 -top sync_rom; cd sync_rom
|
|
|
|
select -assert-count 0 t:SB_RAM40_4K # too inefficient
|
|
|
|
select -assert-min 1 t:SB_LUT4
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockrom.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 2 -set DATA_WIDTH 8 sync_rom
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_rom
|
2020-01-01 00:18:53 -06:00
|
|
|
setattr -set syn_romstyle "ebr" m:memory
|
|
|
|
synth_ice40 -top sync_rom; cd sync_rom
|
|
|
|
select -assert-count 1 t:SB_RAM40_4K
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockrom.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 2 -set DATA_WIDTH 8 sync_rom
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_rom
|
2020-01-01 00:18:53 -06:00
|
|
|
setattr -set rom_block 1 m:memory
|
|
|
|
synth_ice40 -top sync_rom; cd sync_rom
|
|
|
|
select -assert-count 1 t:SB_RAM40_4K
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockrom.v
|
2020-01-01 02:27:47 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 2 -set DATA_WIDTH 8 sync_rom
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_rom
|
2020-01-01 02:27:47 -06:00
|
|
|
setattr -set syn_romstyle "logic" m:memory
|
|
|
|
synth_ice40 -top sync_rom; cd sync_rom
|
|
|
|
select -assert-count 0 t:SB_RAM40_4K # requested LUTROM explicitly
|
|
|
|
select -assert-min 1 t:SB_LUT4
|
|
|
|
|
2021-08-11 07:14:45 -05:00
|
|
|
design -reset; read_verilog -defer ../common/blockrom.v
|
2020-01-01 00:18:53 -06:00
|
|
|
chparam -set ADDRESS_WIDTH 2 -set DATA_WIDTH 8 sync_rom
|
2021-08-11 07:14:45 -05:00
|
|
|
hierarchy -top sync_rom
|
2020-01-01 00:18:53 -06:00
|
|
|
setattr -set logic_block 1 m:memory
|
|
|
|
synth_ice40 -top sync_rom; cd sync_rom
|
|
|
|
select -assert-count 0 t:SB_RAM40_4K # requested LUTROM explicitly
|
|
|
|
select -assert-min 1 t:SB_LUT4
|