2013-10-27 02:21:56 -05:00
|
|
|
module top(clk, ctrl, led_7, led_6, led_5, led_4, led_3, led_2, led_1, led_0);
|
2013-10-26 10:22:29 -05:00
|
|
|
|
2013-10-27 02:21:56 -05:00
|
|
|
input clk, ctrl;
|
2013-10-26 10:22:29 -05:00
|
|
|
output led_7, led_6, led_5, led_4;
|
|
|
|
output led_3, led_2, led_1, led_0;
|
|
|
|
|
|
|
|
reg [31:0] counter;
|
|
|
|
|
|
|
|
always @(posedge clk)
|
2013-10-27 02:21:56 -05:00
|
|
|
counter <= counter + (ctrl ? 4 : 1);
|
2013-10-26 10:22:29 -05:00
|
|
|
|
|
|
|
assign {led_7, led_6, led_5, led_4, led_3, led_2, led_1, led_0} = counter >> 24;
|
|
|
|
|
|
|
|
endmodule
|