yosys/tests/ice40/adffs.ys

13 lines
551 B
Plaintext
Raw Normal View History

2019-08-21 13:52:07 -05:00
read_verilog adffs.v
proc
2019-08-22 14:35:35 -05:00
async2sync # converts async flops to a 'sync' variant clocked by a 'super'-clock
2019-08-22 14:30:49 -05:00
flatten
2019-08-22 14:35:35 -05:00
equiv_opt -assert -map +/ice40/cells_sim.v synth_ice40 # equivalency check
2019-08-22 14:20:18 -05:00
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd top # Constrain all select calls below inside the top module
select -assert-count 1 t:SB_DFF
2019-08-22 14:30:49 -05:00
select -assert-count 1 t:SB_DFFN
select -assert-count 2 t:SB_DFFSR
select -assert-count 7 t:SB_LUT4
select -assert-none t:SB_DFF t:SB_DFFN t:SB_DFFSR t:SB_LUT4 %% t:* %D