skywater-pdk/docs/rules/assumptions/08-hv.csv

865 B

1Layer / Design ruleCDspaceComment
2Min HVNwell to any nwell space2HVNwell_Nwell_SP
3Min HVDiff width0.29HVDiff_CD
4Min HVDiff space0.3HVDiff_SP
5Min HV Pmos gate width0.5HVP_gate_CD
6Min space between HV poly0.28HVPoly_SP
7Min HV Nmos gate width0.37HVPoly_CD
8HV P+ Diff enclosure by Nwell0.33HVPdiff_nwell_enc
9HV N+ diff space to Nwell0.43HVNdiff_nwell_SP
10HV N+ tap enclosure by Nwell0.33HVNtap_nwell_enc
11HV P+tap space to Nwell0.43HVPtap_nwell_SP
12Photoresist tilted implant penetration0.02HVPrPenetration
13Photoresist tilted implant blocking distance0.013HVPrBlocking
14Min size of HVTip0.1HVTipMinSize
15Extra CD tol for HVNTM to match Ram7 process0.015HVNTMExtraCdTol
16Min HVDiff resistor width0.29HVDiff_Res_CD
17High voltage n+-n+ or p+-p+0.3HVDPTS15
18HV MOSFET channel length0.5HVPCD