caravel/signoff/spare_logic_block/final_summary_report.csv

1.4 KiB

1designdesign_nameconfigflow_statustotal_runtimerouted_runtime(Cell/mm^2)/Core_UtilDIEAREA_mm^2CellPer_mm^2OpenDP_UtilPeak_Memory_Usage_MBcell_counttritonRoute_violationsShort_violationsMetSpc_violationsOffGrid_violationsMinHole_violationsOther_violationsMagic_violationsantenna_violationslvs_total_errorscvc_total_errorsklayout_violationswire_lengthviaswnspl_wnsoptimized_wnsfastroute_wnsspef_wnstnspl_tnsoptimized_tnsfastroute_tnsspef_tnsHPWLrouting_layer1_pctrouting_layer2_pctrouting_layer3_pctrouting_layer4_pctrouting_layer5_pctrouting_layer6_pctwires_countwire_bitspublic_wires_countpublic_wire_bitsmemories_countmemory_bitsprocesses_countcells_pre_abcANDDFFNANDNORORXORXNORMUXinputsoutputslevelEndCapsTapCellsDiodesTotal_Physical_Cellssuggested_clock_frequencysuggested_clock_periodCLOCK_PERIODSYNTH_STRATEGYSYNTH_MAX_FANOUTFP_CORE_UTILFP_ASPECT_RATIOFP_PDN_VPITCHFP_PDN_HPITCHPL_TARGET_DENSITYGLB_RT_ADJUSTMENTSTD_CELL_LIBRARYCELL_PADDIODE_INSERTION_STRATEGY
20/home/ma/ef/caravel_openframe/openlane/spare_logic_blockspare_logic_blockspare_logic_blockflow_completed0h0m57s-139506.172839506180.00202519753.0864197530924.3466.03400-1-1-1-100-100-110211720.00.0-10.0-10.00.0-10.0-1977964.012.2411.058.120.00.00.0109610960004000000004-1-1-1241403890.909090909090911.010.0AREA 0550120200.450.0sky130_fd_sc_hd43