Go to file
Laboratory for Nano Integrated Systems (LNIS) 4d0f76f127
Merge pull request #3 from LNIS-Projects/xt_dev
Architecture update on a k4 arch without hard adder
2020-10-24 12:01:52 -06:00
ARCH [Arch] Bug fix in non-adder k4 arch 2020-10-24 12:00:20 -06:00
PDK [Documentation] Add PDK README 2020-10-10 17:49:04 -06:00
SCRIPT [Script] Add task cleanup to setup script 2020-10-24 12:00:03 -06:00
LICENSE Initial commit 2020-10-09 14:16:36 -06:00
README.md [Documentation] Update frontpage readme for the usage of setup scripts 2020-10-14 11:15:40 -06:00

README.md

skywater-openfpga

FPGA tape-outs using the open-source Skywater 130nm PDK and OpenFPGA

Quick Start

#Clone the repository and go inside it
git clone https://github.com/LNIS-Projects/skywater-openfpga.git
python3 SCRIPT/repo_setup.py --openfpga_root_path ${OPENFPGA_PROJECT_DIRECTORY}
  • If you have openfpga repository cloned in the level of this project, you can simple call
  python3 SCRIPT/repo_setup.py

Otherwise, you should provide full path for the --openfpga\root_path

Directory Organization

  • Keep this folder clean and organized as follows

    • DOC: documentation of the project
    • ARCH: Architecture XML and other input files which OpenFPGA requires to generate Verilog netlists
    • BENCHMARK: Benchmarks to be tested on the FPGA fabric
    • HDL: Hardware description netlists for the FPGA fabrics
    • SDC: design constraints
    • SCRIPT: Scripts to setup, run OpenFPGA etc.
    • TESTBENCH: Verilog testbenches generated by OpenFPGA
    • PDK: Technology files linked from skywater opensource pdk
    • SNPS_ICC2: workspace of Synopsys IC Compiler 2 Keep a README inside the folder about the ICC2 version and how-to-use.
    • MSIM: workspace of verification using Mentor ModelSim
  • Note:

    • Please ONLY place folders under this directory. README should be the ONLY file under this directory
    • Each EDA tool should have independent workspace in separated directories