mirror of https://github.com/lnis-uofu/SOFA.git
add 4 global clocks
This commit is contained in:
parent
40ddcdff67
commit
3f5409eee2
|
@ -229,7 +229,7 @@
|
||||||
</direct_connection>
|
</direct_connection>
|
||||||
<tile_annotations>
|
<tile_annotations>
|
||||||
<global_port name="clk" is_clock="true" default_val="0">
|
<global_port name="clk" is_clock="true" default_val="0">
|
||||||
<tile name="clb" port="clk" x="-1" y="-1"/>
|
<tile name="clb" port="clk[0:3]" x="-1" y="-1"/>
|
||||||
</global_port>
|
</global_port>
|
||||||
<global_port name="Reset" is_reset="true" default_val="1">
|
<global_port name="Reset" is_reset="true" default_val="1">
|
||||||
<tile name="clb" port="reset" x="-1" y="-1"/>
|
<tile name="clb" port="reset" x="-1" y="-1"/>
|
||||||
|
|
|
@ -134,7 +134,7 @@
|
||||||
<output name="sc_out" num_pins="1"/>
|
<output name="sc_out" num_pins="1"/>
|
||||||
<output name="cout" num_pins="1"/>
|
<output name="cout" num_pins="1"/>
|
||||||
<output name="cout_copy" num_pins="1"/>
|
<output name="cout_copy" num_pins="1"/>
|
||||||
<clock name="clk" num_pins="1"/>
|
<clock name="clk" num_pins="4"/>
|
||||||
<fc in_type="frac" in_val="0.15" out_type="frac" out_val="0.10">
|
<fc in_type="frac" in_val="0.15" out_type="frac" out_val="0.10">
|
||||||
<fc_override port_name="reg_in" fc_type="frac" fc_val="0"/>
|
<fc_override port_name="reg_in" fc_type="frac" fc_val="0"/>
|
||||||
<fc_override port_name="reg_out" fc_type="frac" fc_val="0"/>
|
<fc_override port_name="reg_out" fc_type="frac" fc_val="0"/>
|
||||||
|
@ -344,7 +344,7 @@
|
||||||
<output name="sc_out" num_pins="1"/>
|
<output name="sc_out" num_pins="1"/>
|
||||||
<output name="cout" num_pins="1"/>
|
<output name="cout" num_pins="1"/>
|
||||||
<output name="cout_copy" num_pins="1"/>
|
<output name="cout_copy" num_pins="1"/>
|
||||||
<clock name="clk" num_pins="1"/>
|
<clock name="clk" num_pins="4"/>
|
||||||
<!-- Describe fracturable logic element.
|
<!-- Describe fracturable logic element.
|
||||||
Each fracturable logic element has a 6-LUT that can alternatively operate as two 5-LUTs with shared inputs.
|
Each fracturable logic element has a 6-LUT that can alternatively operate as two 5-LUTs with shared inputs.
|
||||||
The outputs of the fracturable logic element can be optionally registered
|
The outputs of the fracturable logic element can be optionally registered
|
||||||
|
|
Loading…
Reference in New Issue