SOFA/SynRepoConfig/sync_files_sofa_chd.csv

6 lines
337 B
Plaintext
Raw Normal View History

2020-12-14 16:29:41 -06:00
SrcLoc, DestLoc
FPGA1212_SOFA_CHD_PNR/FPGA1212_SOFA_CHD_task/,OpenFPGA_task
FPGA1212_SOFA_CHD_PNR/FPGA1212_SOFA_CHD_Verilog/SRC/,verilog/OpenFPGA_Verilog/
2020-12-20 21:22:53 -06:00
FPGA1212_SOFA_CHD_PNR/fpga_top/fpga_top_icv_in_design.lvs.v,verilog/gl/caravel_${PROJ_SUFFIX,,}_top.v
2021-01-15 01:10:53 -06:00
HDL/common/user_project_wrapper_integration.v,verilog/gl/user_project_wrapper.v