Go to file
tangxifan b072e3d163
Merge pull request #1527 from lnis-uofu/dependabot/submodules/yosys-8649e30
Bump yosys from `8bd681a` to `8649e30`
2024-01-22 15:29:17 -08:00
.github [ci] format labeler 2023-12-06 12:35:45 -08:00
cmake [script] added missing paths to include for swig 2022-12-01 13:29:03 -08:00
dev [script] debugging check format script 2022-10-06 19:13:13 -07:00
docker [script] correct paths related to yosys in docker image and ci 2023-02-04 13:18:42 -08:00
docs [doc] add new option 2023-12-12 14:20:51 -08:00
libs Update read_xml_repack_design_constraints.cpp 2023-12-05 10:13:53 -08:00
openfpga [core] code format 2024-01-12 14:17:10 -08:00
openfpga_flow [script] now timing extraction focus on the last found results 2023-12-12 14:10:13 -08:00
vtr-verilog-to-routing@eb9722851b [lib] upgrade vtr 2023-11-13 15:38:39 -08:00
yosys@8649e30668 Update build step to remove quicklogic-integrated-plugins-code, Update yosys to latest bump-version 2024-01-22 23:16:32 +05:30
yosys-plugins@7c89a55eb2 Bump yosys-plugins from `9be2ac0` to `7c89a55` 2023-09-08 06:09:48 +00:00
.clang-format [ci] add C/C++ code format style file 2022-10-06 16:44:05 -07:00
.dockerignore [CiFix] Docker image 2022-08-29 00:40:37 -06:00
.gitignore [script] enable shared library for openfpga 2022-12-01 11:42:25 -08:00
.gitmodules [yosys] update to v0.22 2022-10-21 16:57:00 -07:00
.readthedocs.yml Update .readthedocs.yml by removing deprecated syntax 2023-08-30 11:31:52 -07:00
CMakeLists.txt Update build step to remove quicklogic-integrated-plugins-code, Update yosys to latest bump-version 2024-01-22 23:16:32 +05:30
Dockerfile Fixed binder dependecies 2023-07-16 21:54:30 -06:00
LICENSE Create LICENSE 2018-06-26 21:52:08 -07:00
Makefile [script] now use submodule checkout for github 2023-11-13 14:00:42 -08:00
README.md [doc] add references 2022-12-06 15:40:03 -08:00
VERSION.md Updated Patch Count 2024-01-12 23:53:33 +00:00
openfpga.sh [doc] format 2023-08-22 15:46:49 +08:00
requirements.txt [test] adding a new test to show how to automate generation of bus group files 2023-01-11 16:59:54 -08:00

README.md

Getting Started with OpenFPGA

Test Cell Library Tests Code style: black Documentation Status Binder

Version: see VERSION.md

Introduction

The award-winning OpenFPGA framework is the first open-source FPGA IP generator with silicon proofs supporting highly-customizable FPGA architectures. OpenFPGA provides complete EDA support for customized FPGAs, including Verilog-to-bitstream generation and self-testing verification. OpenFPGA opens the door to democratizing FPGA technology and EDA techniques with agile prototyping approaches and constantly evolving EDA tools for chip designers and researchers.

If this is your first time working with OpenFPGA, we strongly recommend you watch the introduction video about OpenFPGA

A quick overview of OpenFPGA tools can be found here. We also recommend potential users check out the summary of technical capabilities before compiling.

Before asking for help, please checkout the Frequently Asked Questions

Compilation

A tutorial video about how to compile can be found here

Detailed guidelines are available at compilation guidelines. Before starting, we strongly recommend you read the required dependencies and ensure that they are correctly installed. It also includes detailed information about the docker image.

Documentation

OpenFPGA's full documentation includes tutorials, descriptions of the design flow, and tool options.

Tutorials

You can find a set of tutorials, with which you get familiar with the tool and use OpenFPGA for various purposes.

Backward Compatibility

If you were using an old version of OpenFPGA and are now interested to move to the latest version, please check out the developer guidelines.

License

All the codes are under MIT license, with the exception of submodules, e.g., VTR, Yosys and Yosys-plugin, which are distributed under its own (permissive) terms. See their full license for details.

How to Cite

Please use the following paper as a general citation for OpenFPGA:

X. Tang, E. Giacomin, B. Chauviere, A. Alacchi and P. -E. Gaillardon, "OpenFPGA: An Open-Source Framework for Agile Prototyping Customizable FPGAs," in IEEE Micro, vol. 40, no. 4, pp. 41-48, 1 July-Aug. 2020, doi: 10.1109/MM.2020.2995854.

Bibtex:

@ARTICLE{9098028,  author={Tang, Xifan and Giacomin, Edouard and Chauviere, Baudouin and Alacchi, Aurélien and Gaillardon, Pierre-Emmanuel},  journal={IEEE Micro},   title={OpenFPGA: An Open-Source Framework for Agile Prototyping Customizable FPGAs},   year={2020},  volume={40},  number={4},  pages={41-48},  doi={10.1109/MM.2020.2995854}}

A list of related publications can be found here.

Contributing to OpenFPGA

Please read the contributor guidelines if you would like to contribute to OpenFPGA.