OpenFPGA/openfpga_flow/openfpga_arch
tangxifan 6b50bbf986
Merge pull request #134 from lnis-uofu/ganesh_dev
Support Delay Customization in OpenFPGA Task Configuration File
2020-12-08 15:32:48 -07:00
..
README.md [Doc] Update README in openfpga arch directory for native fracturable LUT design 2020-11-25 22:19:20 -07:00
k4_N4_40nm_GlobalTileClk_cc_openfpga.xml [Arch] Add openfpga arch for using global clocks from tiles 2020-11-10 19:20:08 -07:00
k4_N4_40nm_bank_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_bank_use_both_set_reset_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_bank_use_reset_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_bank_use_resetb_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_bank_use_set_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_bank_use_setb_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_cc_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_cc_use_both_set_reset_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_cc_use_reset_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_cc_use_resetb_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_cc_use_set_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_cc_use_setb_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_fixed_sim_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_frame_ccff_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_frame_const_input_gnd_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_frame_no_const_input_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_frame_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_frame_scff_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_frame_use_both_set_reset_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_frame_use_reset_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_frame_use_resetb_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_frame_use_set_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_frame_use_setb_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_multi_region_bank_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_multi_region_bank_use_both_set_reset_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_multi_region_cc_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_multi_region_cc_use_both_set_reset_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_multi_region_frame_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_multi_region_frame_use_both_set_reset_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_powergate_frame_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_40nm_standalone_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N4_no_local_routing_40nm_frame_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_N5_pattern_local_routing_40nm_frame_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_fracNative_N4_40nm_cc_openfpga.xml [Arch] Bug fix in nature fracturable architecture 2020-11-25 22:48:26 -07:00
k4_frac_N4_40nm_cc_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_frac_N4_adder_chain_40nm_cc_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_frac_N4_adder_chain_mem1K_40nm_frame_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_frac_N4_adder_chain_mem1K_L124_40nm_frame_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_frac_N4_adder_chain_mem1K_frac_dsp32_40nm_frame_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_frac_N4_lut_use_and_switch_40nm_cc_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k4_frac_N8_register_scan_chain_caravel_io_skywater130nm_fdhd_cc_openfpga.xml [Arch] Use single-output DFF for a standard cell FPGA 2020-11-06 10:26:39 -07:00
k4_frac_N8_register_scan_chain_embedded_io_skywater130nm_fdhd_cc_openfpga.xml [Arch] Bug fix for embedded io arch 2020-11-04 20:52:47 -07:00
k4_frac_N8_reset_register_scan_chain_caravel_io_skywater130nm_fdhd_cc_openfpga.xml [Arch] Bug fix due to valid default value parser 2020-12-02 17:51:50 -07:00
k6_N10_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_N10_intermediate_buffer_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N8_40nm_openfpga.xml Merge remote-tracking branch 'lnis_origin/master' into ganesh_dev 2020-11-25 17:29:53 -07:00
k6_frac_N8_debuf_mux_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N8_inbuf_only_mux_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N8_local_encoder_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N8_outbuf_only_mux_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N8_stdcell_mux_40nm_openfpga.xml [Arch] Remove QN from stdcell arch 2020-11-06 11:20:13 -07:00
k6_frac_N8_tree_mux_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N10_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N10_adder_chain_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N10_adder_chain_frac_mem32K_frac_dsp36_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N10_adder_chain_mem16K_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N10_adder_chain_mem16K_aib_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N10_adder_column_chain_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N10_adder_register_chain_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N10_adder_register_scan_chain_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N10_adder_register_scan_chain_depop50_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N10_adder_register_scan_chain_depop50_spypad_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N10_behavioral_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N10_local_encoder_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N10_spyio_40nm_openfpga.xml [Architecture] Reorganize the cell netlists and update architecture files accordingly 2020-09-25 11:55:28 -06:00
k6_frac_N10_stdcell_mux_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00
k6_frac_N10_tree_mux_40nm_openfpga.xml [Arch] Update OpenFPGA arch for new syntax on I/O 2020-11-04 20:24:02 -07:00

README.md

Naming convention for OpenFPGA architecture files

Please reveal the following architecture features in the names to help quickly spot architecture files. Note that an OpenFPGA architecture can be applied to multiple VPR architecture files.

  • k<lut_size>_: Look-Up Table (LUT) size of FPGA. If you have fracturable LUTs or multiple LUT circuits, this should be largest input size.
    • The keyword 'frac' is to specify if fracturable LUT is used or not.
    • The keyword 'Native' is to specify if fracturable LUT design is a native one (without mode switch) or a standard one (with mode switch).
  • N<le_size>: Number of logic elements for a CLB. If you have multiple CLB architectures, this should be largest number.
  • adder_chain: If hard adder/carry chain is used inside CLBs
  • register_chain: If shift register chain is used inside CLBs
  • scan_chain: If scan chain testing infrastructure is used inside CLBs
  • mem<mem_size>: If block RAM (BRAM) is used or not. If used, the memory size should be clarified here. The keyword wide is to specify if the BRAM spanns more than 1 column.
  • aib: If the Advanced Interface Bus (AIB) is used in place of some I/Os.
  • <bank|cc|frame|standalone>: specify the type of configuration protocol used in the architecture.
    • bank refers to the memory bank
    • cc refers to the configuration chain
    • frame refers to the frame-based organization
    • standalone referes to the vanilla organization
  • fixed_sim: fixed clock frequencies in simulation settings. If auto clock frequencies are used, there is no need to appear in the naming
  • intermediate buffer: If intermediate buffers are used in LUT designs.
  • behavioral: If behavioral Verilog modeling is specified
  • local_encoder: If local encoders are used in routing multiplexer design
  • spyio/spypad: If spy I/Os are used
  • stdcell: If circuit designs are built with standard cells only
  • tree_mux: If routing multiplexers are built with a tree-like structure
  • <feature_size>: The technology node which the delay numbers are extracted from.
  • powergate : The FPGA has power-gating techniques applied. If not defined, there is no power-gating.

Other features are used in naming should be listed here.