[OpenFPGA Architecture] Add full pin equivalence to full output crossbar architecture
This commit is contained in:
parent
2aff461f59
commit
ca1bafc688
|
@ -55,7 +55,7 @@
|
|||
<site pb_type="clb"/>
|
||||
</equivalent_sites>
|
||||
<input name="I" num_pins="10" equivalent="full"/>
|
||||
<output name="O" num_pins="4" equivalent="none"/>
|
||||
<output name="O" num_pins="4" equivalent="full"/>
|
||||
<clock name="clk" num_pins="1"/>
|
||||
<fc in_type="frac" in_val="0.15" out_type="frac" out_val="0.10"/>
|
||||
<pinlocations pattern="spread"/>
|
||||
|
@ -200,7 +200,7 @@
|
|||
-->
|
||||
<pb_type name="clb">
|
||||
<input name="I" num_pins="10" equivalent="full"/>
|
||||
<output name="O" num_pins="4" equivalent="none"/>
|
||||
<output name="O" num_pins="4" equivalent="full"/>
|
||||
<clock name="clk" num_pins="1"/>
|
||||
<!-- Describe basic logic element.
|
||||
Each basic logic element has a 4-LUT that can be optionally registered
|
||||
|
|
Loading…
Reference in New Issue