[Flow] Example of using test variable in task conf
This commit is contained in:
parent
1554f583b7
commit
1d993296d8
|
@ -5,6 +5,7 @@
|
||||||
- Single mode
|
- Single mode
|
||||||
- Routing architecture
|
- Routing architecture
|
||||||
- L = 4, fc_in = 0.15, fc_out = 0.1
|
- L = 4, fc_in = 0.15, fc_out = 0.1
|
||||||
|
TEST_VARIABLE = ${TEST_VARIABLE}
|
||||||
-->
|
-->
|
||||||
<openfpga_architecture>
|
<openfpga_architecture>
|
||||||
<technology_library>
|
<technology_library>
|
||||||
|
@ -101,7 +102,8 @@
|
||||||
<output_buffer exist="false"/>
|
<output_buffer exist="false"/>
|
||||||
<port type="input" prefix="in" size="1"/>
|
<port type="input" prefix="in" size="1"/>
|
||||||
<port type="output" prefix="out" size="1"/>
|
<port type="output" prefix="out" size="1"/>
|
||||||
<wire_param model_type="pi" R="101" C="22.5e-15" num_level="1"/> <!-- model_type could be T, res_val and cap_val DON'T CARE -->
|
<wire_param model_type="pi" R="101" C="22.5e-15" num_level="1"/>
|
||||||
|
<!-- model_type could be T, res_val and cap_val DON'T CARE -->
|
||||||
</circuit_model>
|
</circuit_model>
|
||||||
<circuit_model type="wire" name="direct_interc" prefix="direct_interc" is_default="true">
|
<circuit_model type="wire" name="direct_interc" prefix="direct_interc" is_default="true">
|
||||||
<design_technology type="cmos"/>
|
<design_technology type="cmos"/>
|
||||||
|
@ -109,7 +111,8 @@
|
||||||
<output_buffer exist="false"/>
|
<output_buffer exist="false"/>
|
||||||
<port type="input" prefix="in" size="1"/>
|
<port type="input" prefix="in" size="1"/>
|
||||||
<port type="output" prefix="out" size="1"/>
|
<port type="output" prefix="out" size="1"/>
|
||||||
<wire_param model_type="pi" R="0" C="0" num_level="1"/> <!-- model_type could be T, res_val cap_val should be defined -->
|
<wire_param model_type="pi" R="0" C="0" num_level="1"/>
|
||||||
|
<!-- model_type could be T, res_val cap_val should be defined -->
|
||||||
</circuit_model>
|
</circuit_model>
|
||||||
<circuit_model type="mux" name="mux_2level" prefix="mux_2level" dump_structural_verilog="true">
|
<circuit_model type="mux" name="mux_2level" prefix="mux_2level" dump_structural_verilog="true">
|
||||||
<design_technology type="cmos" structure="multi_level" num_level="2" add_const_input="true" const_input_val="1"/>
|
<design_technology type="cmos" structure="multi_level" num_level="2" add_const_input="true" const_input_val="1"/>
|
||||||
|
|
|
@ -0,0 +1 @@
|
||||||
|
TEST_VARIABLE: 100
|
|
@ -14,6 +14,7 @@ spice_output=false
|
||||||
verilog_output=true
|
verilog_output=true
|
||||||
timeout_each_job = 20*60
|
timeout_each_job = 20*60
|
||||||
fpga_flow=vpr_blif
|
fpga_flow=vpr_blif
|
||||||
|
arch_variable_file=${PATH:TASK_DIR}/design_variables.yml
|
||||||
|
|
||||||
[OpenFPGA_SHELL]
|
[OpenFPGA_SHELL]
|
||||||
openfpga_shell_template=${PATH:OPENFPGA_PATH}/openfpga_flow/OpenFPGAShellScripts/generate_fabric_example_script.openfpga
|
openfpga_shell_template=${PATH:OPENFPGA_PATH}/openfpga_flow/OpenFPGAShellScripts/generate_fabric_example_script.openfpga
|
||||||
|
|
Loading…
Reference in New Issue