2009-12-07 16:54:13 -06:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2005 by Dominic Rath
|
|
|
|
* Dominic.Rath@gmx.de
|
|
|
|
*
|
|
|
|
* Copyright (C) 2008 by Spencer Oliver
|
|
|
|
* spen@spen-soft.co.uk
|
|
|
|
*
|
|
|
|
* Copyright (C) 2009 by Øyvind Harboe
|
|
|
|
* oyvind.harboe@zylin.com
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
2016-05-16 15:41:00 -05:00
|
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
2009-12-07 16:54:13 -06:00
|
|
|
*/
|
2012-02-05 06:03:04 -06:00
|
|
|
|
2015-09-21 14:07:46 -05:00
|
|
|
#ifndef OPENOCD_TARGET_ARM_H
|
|
|
|
#define OPENOCD_TARGET_ARM_H
|
2009-12-07 16:54:13 -06:00
|
|
|
|
|
|
|
#include <helper/command.h>
|
2009-12-13 14:52:23 -06:00
|
|
|
#include "target.h"
|
2009-12-07 16:54:13 -06:00
|
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @file
|
|
|
|
* Holds the interface to ARM cores.
|
|
|
|
*
|
|
|
|
* At this writing, only "classic ARM" cores built on the ARMv4 register
|
|
|
|
* and mode model are supported. The Thumb2-only microcontroller profile
|
|
|
|
* support has not yet been integrated, affecting Cortex-M parts.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
2010-02-21 16:28:53 -06:00
|
|
|
* Represent state of an ARM core.
|
|
|
|
*
|
|
|
|
* Most numbers match the five low bits of the *PSR registers on
|
2009-12-07 16:54:13 -06:00
|
|
|
* "classic ARM" processors, which build on the ARMv4 processor
|
|
|
|
* modes and register set.
|
2010-02-21 16:28:53 -06:00
|
|
|
*
|
|
|
|
* ARM_MODE_ANY is a magic value, often used as a wildcard.
|
|
|
|
*
|
|
|
|
* Only the microcontroller cores (ARMv6-M, ARMv7-M) support ARM_MODE_THREAD,
|
|
|
|
* ARM_MODE_USER_THREAD, and ARM_MODE_HANDLER. Those are the only modes
|
|
|
|
* they support.
|
2009-12-07 16:54:13 -06:00
|
|
|
*/
|
|
|
|
enum arm_mode {
|
|
|
|
ARM_MODE_USR = 16,
|
|
|
|
ARM_MODE_FIQ = 17,
|
|
|
|
ARM_MODE_IRQ = 18,
|
|
|
|
ARM_MODE_SVC = 19,
|
2014-03-31 15:21:44 -05:00
|
|
|
ARM_MODE_MON = 22,
|
2009-12-07 16:54:13 -06:00
|
|
|
ARM_MODE_ABT = 23,
|
|
|
|
ARM_MODE_UND = 27,
|
2016-01-12 03:46:07 -06:00
|
|
|
ARM_MODE_1176_MON = 28,
|
2009-12-07 16:54:13 -06:00
|
|
|
ARM_MODE_SYS = 31,
|
2010-02-21 16:28:53 -06:00
|
|
|
|
2013-01-10 06:48:15 -06:00
|
|
|
ARM_MODE_THREAD = 0,
|
|
|
|
ARM_MODE_USER_THREAD = 1,
|
|
|
|
ARM_MODE_HANDLER = 2,
|
2010-02-21 16:28:53 -06:00
|
|
|
|
2009-12-07 16:54:13 -06:00
|
|
|
ARM_MODE_ANY = -1
|
|
|
|
};
|
|
|
|
|
|
|
|
const char *arm_mode_name(unsigned psr_mode);
|
|
|
|
bool is_arm_mode(unsigned psr_mode);
|
|
|
|
|
|
|
|
/** The PSR "T" and "J" bits define the mode of "classic ARM" cores. */
|
|
|
|
enum arm_state {
|
|
|
|
ARM_STATE_ARM,
|
|
|
|
ARM_STATE_THUMB,
|
|
|
|
ARM_STATE_JAZELLE,
|
|
|
|
ARM_STATE_THUMB_EE,
|
|
|
|
};
|
|
|
|
|
|
|
|
#define ARM_COMMON_MAGIC 0x0A450A45
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Represents a generic ARM core, with standard application registers.
|
|
|
|
*
|
|
|
|
* There are sixteen application registers (including PC, SP, LR) and a PSR.
|
|
|
|
* Cortex-M series cores do not support as many core states or shadowed
|
|
|
|
* registers as traditional ARM cores, and only support Thumb2 instructions.
|
|
|
|
*/
|
|
|
|
struct arm {
|
|
|
|
int common_magic;
|
|
|
|
struct reg_cache *core_cache;
|
|
|
|
|
2010-02-21 16:34:33 -06:00
|
|
|
/** Handle to the PC; valid in all core modes. */
|
|
|
|
struct reg *pc;
|
|
|
|
|
2013-08-05 11:46:09 -05:00
|
|
|
/** Handle to the CPSR/xPSR; valid in all core modes. */
|
2009-12-07 16:54:13 -06:00
|
|
|
struct reg *cpsr;
|
|
|
|
|
|
|
|
/** Handle to the SPSR; valid only in core modes with an SPSR. */
|
|
|
|
struct reg *spsr;
|
|
|
|
|
|
|
|
/** Support for arm_reg_current() */
|
|
|
|
const int *map;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Indicates what registers are in the ARM state core register set.
|
|
|
|
* ARM_MODE_ANY indicates the standard set of 37 registers,
|
|
|
|
* seen on for example ARM7TDMI cores. ARM_MODE_MON indicates three
|
|
|
|
* more registers are shadowed, for "Secure Monitor" mode.
|
2010-02-21 16:28:53 -06:00
|
|
|
* ARM_MODE_THREAD indicates a microcontroller profile core,
|
|
|
|
* which only shadows SP.
|
2009-12-07 16:54:13 -06:00
|
|
|
*/
|
|
|
|
enum arm_mode core_type;
|
|
|
|
|
|
|
|
/** Record the current core mode: SVC, USR, or some other mode. */
|
|
|
|
enum arm_mode core_mode;
|
|
|
|
|
|
|
|
/** Record the current core state: ARM, Thumb, or otherwise. */
|
|
|
|
enum arm_state core_state;
|
|
|
|
|
|
|
|
/** Flag reporting unavailability of the BKPT instruction. */
|
|
|
|
bool is_armv4;
|
|
|
|
|
2012-05-15 08:37:06 -05:00
|
|
|
/** Flag reporting armv6m based core. */
|
|
|
|
bool is_armv6m;
|
|
|
|
|
2009-12-07 16:54:13 -06:00
|
|
|
/** Flag reporting whether semihosting is active. */
|
|
|
|
bool is_semihosting;
|
|
|
|
|
|
|
|
/** Value to be returned by semihosting SYS_ERRNO request. */
|
|
|
|
int semihosting_errno;
|
|
|
|
|
2010-02-26 17:29:38 -06:00
|
|
|
int (*setup_semihosting)(struct target *target, int enable);
|
|
|
|
|
2009-12-07 16:54:13 -06:00
|
|
|
/** Backpointer to the target. */
|
|
|
|
struct target *target;
|
|
|
|
|
|
|
|
/** Handle for the debug module, if one is present. */
|
|
|
|
struct arm_dpm *dpm;
|
|
|
|
|
|
|
|
/** Handle for the Embedded Trace Module, if one is present. */
|
|
|
|
struct etm_context *etm;
|
|
|
|
|
|
|
|
/* FIXME all these methods should take "struct arm *" not target */
|
|
|
|
|
|
|
|
/** Retrieve all core registers, for display. */
|
|
|
|
int (*full_context)(struct target *target);
|
|
|
|
|
|
|
|
/** Retrieve a single core register. */
|
|
|
|
int (*read_core_reg)(struct target *target, struct reg *reg,
|
|
|
|
int num, enum arm_mode mode);
|
|
|
|
int (*write_core_reg)(struct target *target, struct reg *reg,
|
2012-04-01 08:18:02 -05:00
|
|
|
int num, enum arm_mode mode, uint8_t *value);
|
2009-12-07 16:54:13 -06:00
|
|
|
|
|
|
|
/** Read coprocessor register. */
|
|
|
|
int (*mrc)(struct target *target, int cpnum,
|
|
|
|
uint32_t op1, uint32_t op2,
|
|
|
|
uint32_t CRn, uint32_t CRm,
|
|
|
|
uint32_t *value);
|
|
|
|
|
|
|
|
/** Write coprocessor register. */
|
|
|
|
int (*mcr)(struct target *target, int cpnum,
|
|
|
|
uint32_t op1, uint32_t op2,
|
|
|
|
uint32_t CRn, uint32_t CRm,
|
|
|
|
uint32_t value);
|
|
|
|
|
|
|
|
void *arch_info;
|
2010-03-05 12:39:25 -06:00
|
|
|
|
|
|
|
/** For targets conforming to ARM Debug Interface v5,
|
|
|
|
* this handle references the Debug Access Port (DAP)
|
|
|
|
* used to make requests to the target.
|
|
|
|
*/
|
|
|
|
struct adiv5_dap *dap;
|
2009-12-07 16:54:13 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
/** Convert target handle to generic ARM target state handle. */
|
|
|
|
static inline struct arm *target_to_arm(struct target *target)
|
|
|
|
{
|
2011-11-05 07:06:35 -05:00
|
|
|
assert(target != NULL);
|
2009-12-07 16:54:13 -06:00
|
|
|
return target->arch_info;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline bool is_arm(struct arm *arm)
|
|
|
|
{
|
2011-11-05 07:06:35 -05:00
|
|
|
assert(arm != NULL);
|
|
|
|
return arm->common_magic == ARM_COMMON_MAGIC;
|
2009-12-07 16:54:13 -06:00
|
|
|
}
|
|
|
|
|
|
|
|
struct arm_algorithm {
|
|
|
|
int common_magic;
|
|
|
|
|
|
|
|
enum arm_mode core_mode;
|
|
|
|
enum arm_state core_state;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct arm_reg {
|
|
|
|
int num;
|
|
|
|
enum arm_mode mode;
|
|
|
|
struct target *target;
|
2012-01-19 04:06:37 -06:00
|
|
|
struct arm *arm;
|
2015-01-18 05:08:05 -06:00
|
|
|
uint8_t value[4];
|
2009-12-07 16:54:13 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
struct reg_cache *arm_build_reg_cache(struct target *target, struct arm *arm);
|
|
|
|
|
|
|
|
extern const struct command_registration arm_command_handlers[];
|
|
|
|
|
|
|
|
int arm_arch_state(struct target *target);
|
|
|
|
int arm_get_gdb_reg_list(struct target *target,
|
2013-05-07 08:43:35 -05:00
|
|
|
struct reg **reg_list[], int *reg_list_size,
|
|
|
|
enum target_register_class reg_class);
|
2009-12-07 16:54:13 -06:00
|
|
|
|
|
|
|
int arm_init_arch_info(struct target *target, struct arm *arm);
|
|
|
|
|
|
|
|
/* REVISIT rename this once it's usable by ARMv7-M */
|
|
|
|
int armv4_5_run_algorithm(struct target *target,
|
|
|
|
int num_mem_params, struct mem_param *mem_params,
|
|
|
|
int num_reg_params, struct reg_param *reg_params,
|
|
|
|
uint32_t entry_point, uint32_t exit_point,
|
|
|
|
int timeout_ms, void *arch_info);
|
2009-12-08 15:06:41 -06:00
|
|
|
int armv4_5_run_algorithm_inner(struct target *target,
|
|
|
|
int num_mem_params, struct mem_param *mem_params,
|
|
|
|
int num_reg_params, struct reg_param *reg_params,
|
|
|
|
uint32_t entry_point, uint32_t exit_point,
|
|
|
|
int timeout_ms, void *arch_info,
|
|
|
|
int (*run_it)(struct target *target, uint32_t exit_point,
|
|
|
|
int timeout_ms, void *arch_info));
|
2009-12-07 16:54:13 -06:00
|
|
|
|
|
|
|
int arm_checksum_memory(struct target *target,
|
|
|
|
uint32_t address, uint32_t count, uint32_t *checksum);
|
|
|
|
int arm_blank_check_memory(struct target *target,
|
2016-05-08 16:49:07 -05:00
|
|
|
uint32_t address, uint32_t count, uint32_t *blank, uint8_t erased_value);
|
2009-12-07 16:54:13 -06:00
|
|
|
|
|
|
|
void arm_set_cpsr(struct arm *arm, uint32_t cpsr);
|
|
|
|
struct reg *arm_reg_current(struct arm *arm, unsigned regnum);
|
|
|
|
|
|
|
|
extern struct reg arm_gdb_dummy_fp_reg;
|
|
|
|
extern struct reg arm_gdb_dummy_fps_reg;
|
|
|
|
|
2015-09-21 14:07:46 -05:00
|
|
|
#endif /* OPENOCD_TARGET_ARM_H */
|