2006-06-12 11:49:49 -05:00
|
|
|
/***************************************************************************
|
|
|
|
* Copyright (C) 2006 by Dominic Rath *
|
|
|
|
* Dominic.Rath@gmx.de *
|
|
|
|
* *
|
|
|
|
* This program is free software; you can redistribute it and/or modify *
|
|
|
|
* it under the terms of the GNU General Public License as published by *
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or *
|
|
|
|
* (at your option) any later version. *
|
|
|
|
* *
|
|
|
|
* This program is distributed in the hope that it will be useful, *
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of *
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
|
|
|
|
* GNU General Public License for more details. *
|
|
|
|
* *
|
|
|
|
* You should have received a copy of the GNU General Public License *
|
|
|
|
* along with this program; if not, write to the *
|
|
|
|
* Free Software Foundation, Inc., *
|
|
|
|
* 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
|
|
|
|
***************************************************************************/
|
|
|
|
#ifndef ARM_DISASSEMBLER_H
|
|
|
|
#define ARM_DISASSEMBLER_H
|
|
|
|
|
|
|
|
#include "types.h"
|
|
|
|
|
|
|
|
enum arm_instruction_type
|
|
|
|
{
|
|
|
|
ARM_UNKNOWN_INSTUCTION,
|
2009-06-23 17:49:23 -05:00
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
/* Branch instructions */
|
|
|
|
ARM_B,
|
|
|
|
ARM_BL,
|
|
|
|
ARM_BX,
|
|
|
|
ARM_BLX,
|
2009-06-23 17:49:23 -05:00
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
/* Data processing instructions */
|
|
|
|
ARM_AND,
|
|
|
|
ARM_EOR,
|
|
|
|
ARM_SUB,
|
|
|
|
ARM_RSB,
|
|
|
|
ARM_ADD,
|
|
|
|
ARM_ADC,
|
|
|
|
ARM_SBC,
|
|
|
|
ARM_RSC,
|
|
|
|
ARM_TST,
|
|
|
|
ARM_TEQ,
|
|
|
|
ARM_CMP,
|
|
|
|
ARM_CMN,
|
|
|
|
ARM_ORR,
|
|
|
|
ARM_MOV,
|
|
|
|
ARM_BIC,
|
|
|
|
ARM_MVN,
|
2009-06-23 17:49:23 -05:00
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
/* Load/store instructions */
|
|
|
|
ARM_LDR,
|
|
|
|
ARM_LDRB,
|
|
|
|
ARM_LDRT,
|
|
|
|
ARM_LDRBT,
|
2009-06-23 17:49:23 -05:00
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
ARM_LDRH,
|
|
|
|
ARM_LDRSB,
|
|
|
|
ARM_LDRSH,
|
2009-06-23 17:49:23 -05:00
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
ARM_LDM,
|
|
|
|
|
|
|
|
ARM_STR,
|
|
|
|
ARM_STRB,
|
|
|
|
ARM_STRT,
|
|
|
|
ARM_STRBT,
|
2009-06-23 17:49:23 -05:00
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
ARM_STRH,
|
2009-06-23 17:49:23 -05:00
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
ARM_STM,
|
2009-06-23 17:49:23 -05:00
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
/* Status register access instructions */
|
|
|
|
ARM_MRS,
|
|
|
|
ARM_MSR,
|
2009-06-23 17:49:23 -05:00
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
/* Multiply instructions */
|
|
|
|
ARM_MUL,
|
|
|
|
ARM_MLA,
|
|
|
|
ARM_SMULL,
|
|
|
|
ARM_SMLAL,
|
|
|
|
ARM_UMULL,
|
|
|
|
ARM_UMLAL,
|
2009-06-23 17:49:23 -05:00
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
/* Miscellaneous instructions */
|
|
|
|
ARM_CLZ,
|
2009-06-23 17:49:23 -05:00
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
/* Exception generating instructions */
|
|
|
|
ARM_BKPT,
|
|
|
|
ARM_SWI,
|
2009-06-23 17:49:23 -05:00
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
/* Coprocessor instructions */
|
|
|
|
ARM_CDP,
|
|
|
|
ARM_LDC,
|
|
|
|
ARM_STC,
|
|
|
|
ARM_MCR,
|
|
|
|
ARM_MRC,
|
2009-06-23 17:49:23 -05:00
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
/* Semaphore instructions */
|
|
|
|
ARM_SWP,
|
|
|
|
ARM_SWPB,
|
2009-06-23 17:49:23 -05:00
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
/* Enhanced DSP extensions */
|
|
|
|
ARM_MCRR,
|
|
|
|
ARM_MRRC,
|
|
|
|
ARM_PLD,
|
|
|
|
ARM_QADD,
|
|
|
|
ARM_QDADD,
|
|
|
|
ARM_QSUB,
|
|
|
|
ARM_QDSUB,
|
|
|
|
ARM_SMLAxy,
|
|
|
|
ARM_SMLALxy,
|
|
|
|
ARM_SMLAWy,
|
|
|
|
ARM_SMULxy,
|
|
|
|
ARM_SMULWy,
|
|
|
|
ARM_LDRD,
|
|
|
|
ARM_STRD,
|
|
|
|
|
|
|
|
ARM_UNDEFINED_INSTRUCTION = 0xffffffff,
|
|
|
|
};
|
|
|
|
|
2009-11-13 10:40:35 -06:00
|
|
|
struct arm_b_bl_bx_blx_instr
|
2006-06-16 11:19:08 -05:00
|
|
|
{
|
|
|
|
int reg_operand;
|
2009-06-18 02:08:52 -05:00
|
|
|
uint32_t target_address;
|
2009-11-13 10:40:35 -06:00
|
|
|
};
|
2006-06-16 11:19:08 -05:00
|
|
|
|
2007-03-28 11:31:55 -05:00
|
|
|
union arm_shifter_operand
|
|
|
|
{
|
|
|
|
struct {
|
2009-06-18 02:08:52 -05:00
|
|
|
uint32_t immediate;
|
2007-03-28 11:31:55 -05:00
|
|
|
} immediate;
|
|
|
|
struct {
|
2009-06-18 02:04:08 -05:00
|
|
|
uint8_t Rm;
|
|
|
|
uint8_t shift; /* 0: LSL, 1: LSR, 2: ASR, 3: ROR, 4: RRX */
|
|
|
|
uint8_t shift_imm;
|
2007-03-28 11:31:55 -05:00
|
|
|
} immediate_shift;
|
|
|
|
struct {
|
2009-06-18 02:04:08 -05:00
|
|
|
uint8_t Rm;
|
|
|
|
uint8_t shift;
|
|
|
|
uint8_t Rs;
|
2007-03-28 11:31:55 -05:00
|
|
|
} register_shift;
|
|
|
|
};
|
|
|
|
|
2009-11-13 10:40:40 -06:00
|
|
|
struct arm_data_proc_instr
|
2006-06-16 11:19:08 -05:00
|
|
|
{
|
|
|
|
int variant; /* 0: immediate, 1: immediate_shift, 2: register_shift */
|
2009-06-18 02:04:08 -05:00
|
|
|
uint8_t S;
|
|
|
|
uint8_t Rn;
|
|
|
|
uint8_t Rd;
|
2007-03-28 11:31:55 -05:00
|
|
|
union arm_shifter_operand shifter_operand;
|
2009-11-13 10:40:40 -06:00
|
|
|
};
|
2006-06-16 11:19:08 -05:00
|
|
|
|
2009-11-13 10:40:44 -06:00
|
|
|
struct arm_load_store_instr
|
2006-06-16 11:19:08 -05:00
|
|
|
{
|
2009-06-18 02:04:08 -05:00
|
|
|
uint8_t Rd;
|
|
|
|
uint8_t Rn;
|
|
|
|
uint8_t U;
|
2006-06-16 11:19:08 -05:00
|
|
|
int index_mode; /* 0: offset, 1: pre-indexed, 2: post-indexed */
|
|
|
|
int offset_mode; /* 0: immediate, 1: (scaled) register */
|
|
|
|
union
|
|
|
|
{
|
2009-06-18 02:08:52 -05:00
|
|
|
uint32_t offset;
|
2006-06-16 11:19:08 -05:00
|
|
|
struct {
|
2009-06-18 02:04:08 -05:00
|
|
|
uint8_t Rm;
|
|
|
|
uint8_t shift; /* 0: LSL, 1: LSR, 2: ASR, 3: ROR, 4: RRX */
|
|
|
|
uint8_t shift_imm;
|
2006-06-16 11:19:08 -05:00
|
|
|
} reg;
|
|
|
|
} offset;
|
2009-11-13 10:40:44 -06:00
|
|
|
};
|
2006-06-16 11:19:08 -05:00
|
|
|
|
|
|
|
typedef struct arm_load_store_multiple_instr_s
|
|
|
|
{
|
2009-06-18 02:04:08 -05:00
|
|
|
uint8_t Rn;
|
2009-06-18 02:08:52 -05:00
|
|
|
uint32_t register_list;
|
2009-06-18 02:04:08 -05:00
|
|
|
uint8_t addressing_mode; /* 0: IA, 1: IB, 2: DA, 3: DB */
|
|
|
|
uint8_t S;
|
|
|
|
uint8_t W;
|
2006-06-16 11:19:08 -05:00
|
|
|
} arm_load_store_multiple_instr_t;
|
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
typedef struct arm_instruction_s
|
|
|
|
{
|
|
|
|
enum arm_instruction_type type;
|
|
|
|
char text[128];
|
2009-06-18 02:08:52 -05:00
|
|
|
uint32_t opcode;
|
2009-06-23 17:49:23 -05:00
|
|
|
|
David Brownell <david-b@pacbell.net>:
Initial support for disassembling Thumb2 code. This works only for
Cortex-M3 cores so far. Eventually other cores will also need Thumb2
support ... but they don't yet support any kind of disassembly.
- Update the 16-bit Thumb decoder:
* Understand CPS, REV*, SETEND, {U,S}XT{B,H} opcodes added
by ARMv6. (It already seems to treat CPY as MOV.)
* Understand CB, CBNZ, WFI, IT, and other opcodes added by
in Thumb2.
- A new Thumb2 instruction decode routine is provided.
* This has a different signature: pass the target, not the
instruction, so it can fetch a second halfword when needed.
The instruction size is likewise returned to the caller.
* 32-bit instructions are recognized but not yet decoded.
- Start using the current "UAL" syntax in some cases. "SWI" is
renamed as "SVC"; "LDMIA" as "LDM"; "STMIA" as "STM".
- Define a new "cortex_m3 disassemble addr count" command to give
access to this disassembly.
Sanity checked against "objdump -d" output; a bunch of the new
instructions checked out fine.
git-svn-id: svn://svn.berlios.de/openocd/trunk@2530 b42882b7-edfa-0310-969c-e2dbd0fdcd60
2009-07-15 18:39:37 -05:00
|
|
|
/* return value ... Thumb-2 sizes vary */
|
|
|
|
unsigned instruction_size;
|
|
|
|
|
2006-06-16 11:19:08 -05:00
|
|
|
union {
|
2009-11-13 10:40:35 -06:00
|
|
|
struct arm_b_bl_bx_blx_instr b_bl_bx_blx;
|
2009-11-13 10:40:40 -06:00
|
|
|
struct arm_data_proc_instr data_proc;
|
2009-11-13 10:40:44 -06:00
|
|
|
struct arm_load_store_instr load_store;
|
2006-06-16 11:19:08 -05:00
|
|
|
arm_load_store_multiple_instr_t load_store_multiple;
|
|
|
|
} info;
|
|
|
|
|
2006-06-12 11:49:49 -05:00
|
|
|
} arm_instruction_t;
|
|
|
|
|
2009-11-09 06:22:23 -06:00
|
|
|
int arm_evaluate_opcode(uint32_t opcode, uint32_t address,
|
David Brownell <david-b@pacbell.net>:
Initial support for disassembling Thumb2 code. This works only for
Cortex-M3 cores so far. Eventually other cores will also need Thumb2
support ... but they don't yet support any kind of disassembly.
- Update the 16-bit Thumb decoder:
* Understand CPS, REV*, SETEND, {U,S}XT{B,H} opcodes added
by ARMv6. (It already seems to treat CPY as MOV.)
* Understand CB, CBNZ, WFI, IT, and other opcodes added by
in Thumb2.
- A new Thumb2 instruction decode routine is provided.
* This has a different signature: pass the target, not the
instruction, so it can fetch a second halfword when needed.
The instruction size is likewise returned to the caller.
* 32-bit instructions are recognized but not yet decoded.
- Start using the current "UAL" syntax in some cases. "SWI" is
renamed as "SVC"; "LDMIA" as "LDM"; "STMIA" as "STM".
- Define a new "cortex_m3 disassemble addr count" command to give
access to this disassembly.
Sanity checked against "objdump -d" output; a bunch of the new
instructions checked out fine.
git-svn-id: svn://svn.berlios.de/openocd/trunk@2530 b42882b7-edfa-0310-969c-e2dbd0fdcd60
2009-07-15 18:39:37 -05:00
|
|
|
arm_instruction_t *instruction);
|
2009-11-09 06:22:23 -06:00
|
|
|
int thumb_evaluate_opcode(uint16_t opcode, uint32_t address,
|
|
|
|
arm_instruction_t *instruction);
|
|
|
|
int thumb2_opcode(target_t *target, uint32_t address,
|
|
|
|
arm_instruction_t *instruction);
|
|
|
|
int arm_access_size(arm_instruction_t *instruction);
|
2006-06-12 11:49:49 -05:00
|
|
|
|
2009-06-23 17:40:42 -05:00
|
|
|
#define COND(opcode) (arm_condition_strings[(opcode & 0xf0000000) >> 28])
|
2006-06-12 11:49:49 -05:00
|
|
|
|
|
|
|
#endif /* ARM_DISASSEMBLER_H */
|