2007-06-14 09:48:22 -05:00
|
|
|
/***************************************************************************
|
|
|
|
* Copyright (C) 2005 by Dominic Rath *
|
|
|
|
* Dominic.Rath@gmx.de *
|
2008-02-29 06:37:45 -06:00
|
|
|
* *
|
2007-06-14 09:48:22 -05:00
|
|
|
* Copyright (C) 2006 by Magnus Lundin *
|
|
|
|
* lundin@mlu.mine.nu *
|
|
|
|
* *
|
2008-09-20 05:50:53 -05:00
|
|
|
* Copyright (C) 2008 by Spencer Oliver *
|
|
|
|
* spen@spen-soft.co.uk *
|
|
|
|
* *
|
2007-06-14 09:48:22 -05:00
|
|
|
* This program is free software; you can redistribute it and/or modify *
|
|
|
|
* it under the terms of the GNU General Public License as published by *
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or *
|
|
|
|
* (at your option) any later version. *
|
|
|
|
* *
|
|
|
|
* This program is distributed in the hope that it will be useful, *
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of *
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
|
|
|
|
* GNU General Public License for more details. *
|
|
|
|
* *
|
|
|
|
* You should have received a copy of the GNU General Public License *
|
|
|
|
* along with this program; if not, write to the *
|
|
|
|
* Free Software Foundation, Inc., *
|
|
|
|
* 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
|
2009-04-27 03:29:28 -05:00
|
|
|
* *
|
|
|
|
* *
|
|
|
|
* Cortex-M3(tm) TRM, ARM DDI 0337C *
|
|
|
|
* *
|
2007-06-14 09:48:22 -05:00
|
|
|
***************************************************************************/
|
|
|
|
#ifdef HAVE_CONFIG_H
|
|
|
|
#include "config.h"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#include "cortex_m3.h"
|
2008-01-17 06:45:06 -06:00
|
|
|
#include "target_request.h"
|
2009-05-31 07:38:28 -05:00
|
|
|
#include "target_type.h"
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
|
|
|
|
/* cli handling */
|
|
|
|
int cortex_m3_register_commands(struct command_context_s *cmd_ctx);
|
2008-11-21 08:27:47 -06:00
|
|
|
int handle_cortex_m3_mask_interrupts_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
/* forward declarations */
|
|
|
|
void cortex_m3_enable_breakpoints(struct target_s *target);
|
|
|
|
void cortex_m3_enable_watchpoints(struct target_s *target);
|
2008-09-01 02:20:21 -05:00
|
|
|
int cortex_m3_target_create(struct target_s *target, Jim_Interp *interp);
|
2007-06-14 09:48:22 -05:00
|
|
|
int cortex_m3_init_target(struct command_context_s *cmd_ctx, struct target_s *target);
|
2008-08-05 07:27:18 -05:00
|
|
|
int cortex_m3_quit(void);
|
2009-06-18 02:09:35 -05:00
|
|
|
int cortex_m3_load_core_reg_u32(target_t *target, enum armv7m_regtype type, uint32_t num, uint32_t *value);
|
|
|
|
int cortex_m3_store_core_reg_u32(target_t *target, enum armv7m_regtype type, uint32_t num, uint32_t value);
|
|
|
|
int cortex_m3_target_request_data(target_t *target, uint32_t size, uint8_t *buffer);
|
2008-08-05 01:18:26 -05:00
|
|
|
int cortex_m3_examine(struct target_s *target);
|
2008-01-17 06:45:06 -06:00
|
|
|
|
2008-04-26 11:40:54 -05:00
|
|
|
#ifdef ARMV7_GDB_HACKS
|
2009-06-18 02:04:08 -05:00
|
|
|
extern uint8_t armv7m_gdb_dummy_cpsr_value[];
|
2008-04-26 11:40:54 -05:00
|
|
|
extern reg_t armv7m_gdb_dummy_cpsr_reg;
|
|
|
|
#endif
|
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
target_type_t cortexm3_target =
|
|
|
|
{
|
|
|
|
.name = "cortex_m3",
|
|
|
|
|
|
|
|
.poll = cortex_m3_poll,
|
|
|
|
.arch_state = armv7m_arch_state,
|
|
|
|
|
2008-01-17 06:45:06 -06:00
|
|
|
.target_request_data = cortex_m3_target_request_data,
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
.halt = cortex_m3_halt,
|
|
|
|
.resume = cortex_m3_resume,
|
|
|
|
.step = cortex_m3_step,
|
|
|
|
|
|
|
|
.assert_reset = cortex_m3_assert_reset,
|
|
|
|
.deassert_reset = cortex_m3_deassert_reset,
|
|
|
|
.soft_reset_halt = cortex_m3_soft_reset_halt,
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
.get_gdb_reg_list = armv7m_get_gdb_reg_list,
|
|
|
|
|
|
|
|
.read_memory = cortex_m3_read_memory,
|
|
|
|
.write_memory = cortex_m3_write_memory,
|
|
|
|
.bulk_write_memory = cortex_m3_bulk_write_memory,
|
2007-10-22 03:44:34 -05:00
|
|
|
.checksum_memory = armv7m_checksum_memory,
|
2008-05-27 16:23:47 -05:00
|
|
|
.blank_check_memory = armv7m_blank_check_memory,
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
.run_algorithm = armv7m_run_algorithm,
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
.add_breakpoint = cortex_m3_add_breakpoint,
|
|
|
|
.remove_breakpoint = cortex_m3_remove_breakpoint,
|
|
|
|
.add_watchpoint = cortex_m3_add_watchpoint,
|
|
|
|
.remove_watchpoint = cortex_m3_remove_watchpoint,
|
|
|
|
|
|
|
|
.register_commands = cortex_m3_register_commands,
|
2008-09-01 02:20:21 -05:00
|
|
|
.target_create = cortex_m3_target_create,
|
2007-06-14 09:48:22 -05:00
|
|
|
.init_target = cortex_m3_init_target,
|
2008-04-16 02:34:22 -05:00
|
|
|
.examine = cortex_m3_examine,
|
2007-06-14 09:48:22 -05:00
|
|
|
.quit = cortex_m3_quit
|
|
|
|
};
|
|
|
|
|
2009-06-18 02:09:35 -05:00
|
|
|
int cortexm3_dap_read_coreregister_u32(swjdp_common_t *swjdp, uint32_t *value, int regnum)
|
2009-04-27 03:29:28 -05:00
|
|
|
{
|
|
|
|
int retval;
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t dcrdr;
|
2009-04-27 03:29:28 -05:00
|
|
|
|
|
|
|
/* because the DCB_DCRDR is used for the emulated dcc channel
|
|
|
|
* we gave to save/restore the DCB_DCRDR when used */
|
|
|
|
|
|
|
|
mem_ap_read_u32(swjdp, DCB_DCRDR, &dcrdr);
|
|
|
|
|
|
|
|
swjdp->trans_mode = TRANS_MODE_COMPOSITE;
|
|
|
|
|
|
|
|
/* mem_ap_write_u32(swjdp, DCB_DCRSR, regnum); */
|
|
|
|
dap_setup_accessport(swjdp, CSW_32BIT | CSW_ADDRINC_OFF, DCB_DCRSR & 0xFFFFFFF0);
|
2009-06-23 17:47:42 -05:00
|
|
|
dap_ap_write_reg_u32(swjdp, AP_REG_BD0 | (DCB_DCRSR & 0xC), regnum);
|
2009-04-27 03:29:28 -05:00
|
|
|
|
|
|
|
/* mem_ap_read_u32(swjdp, DCB_DCRDR, value); */
|
|
|
|
dap_setup_accessport(swjdp, CSW_32BIT | CSW_ADDRINC_OFF, DCB_DCRDR & 0xFFFFFFF0);
|
2009-06-23 17:47:42 -05:00
|
|
|
dap_ap_read_reg_u32(swjdp, AP_REG_BD0 | (DCB_DCRDR & 0xC), value);
|
2009-04-27 03:29:28 -05:00
|
|
|
|
|
|
|
mem_ap_write_u32(swjdp, DCB_DCRDR, dcrdr);
|
|
|
|
retval = swjdp_transaction_endcheck(swjdp);
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
2009-06-18 02:09:35 -05:00
|
|
|
int cortexm3_dap_write_coreregister_u32(swjdp_common_t *swjdp, uint32_t value, int regnum)
|
2009-04-27 03:29:28 -05:00
|
|
|
{
|
|
|
|
int retval;
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t dcrdr;
|
2009-04-27 03:29:28 -05:00
|
|
|
|
|
|
|
/* because the DCB_DCRDR is used for the emulated dcc channel
|
|
|
|
* we gave to save/restore the DCB_DCRDR when used */
|
|
|
|
|
|
|
|
mem_ap_read_u32(swjdp, DCB_DCRDR, &dcrdr);
|
|
|
|
|
|
|
|
swjdp->trans_mode = TRANS_MODE_COMPOSITE;
|
|
|
|
|
|
|
|
/* mem_ap_write_u32(swjdp, DCB_DCRDR, core_regs[i]); */
|
|
|
|
dap_setup_accessport(swjdp, CSW_32BIT | CSW_ADDRINC_OFF, DCB_DCRDR & 0xFFFFFFF0);
|
2009-06-23 17:47:42 -05:00
|
|
|
dap_ap_write_reg_u32(swjdp, AP_REG_BD0 | (DCB_DCRDR & 0xC), value);
|
2009-04-27 03:29:28 -05:00
|
|
|
|
2009-06-23 17:47:42 -05:00
|
|
|
/* mem_ap_write_u32(swjdp, DCB_DCRSR, i | DCRSR_WnR); */
|
2009-04-27 03:29:28 -05:00
|
|
|
dap_setup_accessport(swjdp, CSW_32BIT | CSW_ADDRINC_OFF, DCB_DCRSR & 0xFFFFFFF0);
|
2009-06-23 17:47:42 -05:00
|
|
|
dap_ap_write_reg_u32(swjdp, AP_REG_BD0 | (DCB_DCRSR & 0xC), regnum | DCRSR_WnR);
|
2009-04-27 03:29:28 -05:00
|
|
|
|
|
|
|
mem_ap_write_u32(swjdp, DCB_DCRDR, dcrdr);
|
|
|
|
retval = swjdp_transaction_endcheck(swjdp);
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2009-06-18 02:09:35 -05:00
|
|
|
int cortex_m3_write_debug_halt_mask(target_t *target, uint32_t mask_on, uint32_t mask_off)
|
2008-11-20 05:17:47 -06:00
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-20 05:17:47 -06:00
|
|
|
/* mask off status bits */
|
|
|
|
cortex_m3->dcb_dhcsr &= ~((0xFFFF << 16) | mask_off);
|
|
|
|
/* create new register mask */
|
|
|
|
cortex_m3->dcb_dhcsr |= DBGKEY | C_DEBUGEN | mask_on;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-04-27 03:29:28 -05:00
|
|
|
return mem_ap_write_atomic_u32(swjdp, DCB_DHCSR, cortex_m3->dcb_dhcsr);
|
2008-11-20 05:17:47 -06:00
|
|
|
}
|
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
int cortex_m3_clear_halt(target_t *target)
|
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-20 05:17:47 -06:00
|
|
|
/* clear step if any */
|
|
|
|
cortex_m3_write_debug_halt_mask(target, C_HALT, C_STEP);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-09-27 08:00:01 -05:00
|
|
|
/* Read Debug Fault Status Register */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_atomic_u32(swjdp, NVIC_DFSR, &cortex_m3->nvic_dfsr);
|
2008-09-27 08:00:01 -05:00
|
|
|
/* Write Debug Fault Status Register to enable processing to resume ?? Try with and without this !! */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_write_atomic_u32(swjdp, NVIC_DFSR, cortex_m3->nvic_dfsr);
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG(" NVIC_DFSR 0x%" PRIx32 "", cortex_m3->nvic_dfsr);
|
2008-09-27 08:00:01 -05:00
|
|
|
|
|
|
|
return ERROR_OK;
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_single_step_core(target_t *target)
|
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t dhcsr_save;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-20 05:17:47 -06:00
|
|
|
/* backup dhcsr reg */
|
|
|
|
dhcsr_save = cortex_m3->dcb_dhcsr;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-20 05:17:47 -06:00
|
|
|
/* mask interrupts if not done already */
|
2007-06-24 10:04:07 -05:00
|
|
|
if (!(cortex_m3->dcb_dhcsr & C_MASKINTS))
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_write_atomic_u32(swjdp, DCB_DHCSR, DBGKEY | C_MASKINTS | C_HALT | C_DEBUGEN);
|
|
|
|
mem_ap_write_atomic_u32(swjdp, DCB_DHCSR, DBGKEY | C_MASKINTS | C_STEP | C_DEBUGEN);
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_DEBUG(" ");
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-20 05:17:47 -06:00
|
|
|
/* restore dhcsr reg */
|
2009-05-31 22:05:42 -05:00
|
|
|
cortex_m3->dcb_dhcsr = dhcsr_save;
|
2007-06-14 09:48:22 -05:00
|
|
|
cortex_m3_clear_halt(target);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-06-23 17:47:42 -05:00
|
|
|
int cortex_m3_exec_opcode(target_t *target,uint32_t opcode, int len /* MODE, r0_invalue, &r0_outvalue */)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t savedram;
|
2007-06-14 09:48:22 -05:00
|
|
|
int retvalue;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_u32(swjdp, 0x20000000, &savedram);
|
|
|
|
mem_ap_write_u32(swjdp, 0x20000000, opcode);
|
|
|
|
cortexm3_dap_write_coreregister_u32(swjdp, 0x20000000, 15);
|
2007-07-26 07:28:22 -05:00
|
|
|
cortex_m3_single_step_core(target);
|
2008-02-06 13:25:42 -06:00
|
|
|
armv7m->core_cache->reg_list[15].dirty = armv7m->core_cache->reg_list[15].valid;
|
2009-04-27 03:29:28 -05:00
|
|
|
retvalue = mem_ap_write_atomic_u32(swjdp, 0x20000000, savedram);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return retvalue;
|
|
|
|
}
|
|
|
|
|
2008-03-11 13:39:43 -05:00
|
|
|
#if 0
|
2007-06-14 09:48:22 -05:00
|
|
|
/* Enable interrupts */
|
2009-06-18 02:09:35 -05:00
|
|
|
int cortex_m3_cpsie(target_t *target, uint32_t IF)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
return cortex_m3_exec_opcode(target, ARMV7M_T_CPSIE(IF), 2);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Disable interrupts */
|
2009-06-18 02:09:35 -05:00
|
|
|
int cortex_m3_cpsid(target_t *target, uint32_t IF)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
return cortex_m3_exec_opcode(target, ARMV7M_T_CPSID(IF), 2);
|
|
|
|
}
|
2008-03-11 13:39:43 -05:00
|
|
|
#endif
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
int cortex_m3_endreset_event(target_t *target)
|
|
|
|
{
|
|
|
|
int i;
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t dcb_demcr;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2009-05-31 22:05:42 -05:00
|
|
|
cortex_m3_fp_comparator_t *fp_list = cortex_m3->fp_comparator_list;
|
2007-06-24 10:04:07 -05:00
|
|
|
cortex_m3_dwt_comparator_t *dwt_list = cortex_m3->dwt_comparator_list;
|
2007-06-14 09:48:22 -05:00
|
|
|
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_atomic_u32(swjdp, DCB_DEMCR, &dcb_demcr);
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("DCB_DEMCR = 0x%8.8" PRIx32 "",dcb_demcr);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-20 05:17:47 -06:00
|
|
|
/* this regsiter is used for emulated dcc channel */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_write_u32(swjdp, DCB_DCRDR, 0);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* Enable debug requests */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
|
2007-07-26 07:28:22 -05:00
|
|
|
if (!(cortex_m3->dcb_dhcsr & C_DEBUGEN))
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_write_u32(swjdp, DCB_DHCSR, DBGKEY | C_DEBUGEN);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-20 05:17:47 -06:00
|
|
|
/* clear any interrupt masking */
|
|
|
|
cortex_m3_write_debug_halt_mask(target, 0, C_MASKINTS);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* Enable trace and dwt */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_write_u32(swjdp, DCB_DEMCR, TRCENA | VC_HARDERR | VC_BUSERR);
|
2007-06-14 09:48:22 -05:00
|
|
|
/* Monitor bus faults */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_write_u32(swjdp, NVIC_SHCSR, SHCSR_BUSFAULTENA);
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
/* Enable FPB */
|
|
|
|
target_write_u32(target, FP_CTRL, 3);
|
2008-12-12 16:14:21 -06:00
|
|
|
cortex_m3->fpb_enabled = 1;
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
/* Restore FPB registers */
|
2008-03-21 07:53:29 -05:00
|
|
|
for (i = 0; i < cortex_m3->fp_num_code + cortex_m3->fp_num_lit; i++)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
target_write_u32(target, fp_list[i].fpcr_address, fp_list[i].fpcr_value);
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* Restore DWT registers */
|
2008-03-21 07:53:29 -05:00
|
|
|
for (i = 0; i < cortex_m3->dwt_num_comp; i++)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
target_write_u32(target, dwt_list[i].dwt_comparator_address, dwt_list[i].comp);
|
2007-06-24 10:04:07 -05:00
|
|
|
target_write_u32(target, dwt_list[i].dwt_comparator_address | 0x4, dwt_list[i].mask);
|
|
|
|
target_write_u32(target, dwt_list[i].dwt_comparator_address | 0x8, dwt_list[i].function);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
2007-09-10 12:43:08 -05:00
|
|
|
swjdp_transaction_endcheck(swjdp);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
armv7m_invalidate_core_regs(target);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-03-16 17:42:29 -05:00
|
|
|
/* make sure we have latest dhcsr flags */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_examine_debug_reason(target_t *target)
|
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
|
|
|
|
2007-07-26 07:28:22 -05:00
|
|
|
/* THIS IS NOT GOOD, TODO - better logic for detection of debug state reason */
|
2007-06-14 09:48:22 -05:00
|
|
|
/* only check the debug reason if we don't know it already */
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if ((target->debug_reason != DBG_REASON_DBGRQ)
|
2007-06-24 10:04:07 -05:00
|
|
|
&& (target->debug_reason != DBG_REASON_SINGLESTEP))
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2008-01-17 06:45:06 -06:00
|
|
|
/* INCOMPLETE */
|
2007-06-14 09:48:22 -05:00
|
|
|
|
2008-01-17 06:45:06 -06:00
|
|
|
if (cortex_m3->nvic_dfsr & DFSR_BKPT)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
target->debug_reason = DBG_REASON_BREAKPOINT;
|
2008-01-17 06:45:06 -06:00
|
|
|
if (cortex_m3->nvic_dfsr & DFSR_DWTTRAP)
|
2007-06-14 09:48:22 -05:00
|
|
|
target->debug_reason = DBG_REASON_WPTANDBKPT;
|
|
|
|
}
|
2008-01-17 06:45:06 -06:00
|
|
|
else if (cortex_m3->nvic_dfsr & DFSR_DWTTRAP)
|
2007-06-14 09:48:22 -05:00
|
|
|
target->debug_reason = DBG_REASON_WATCHPOINT;
|
|
|
|
}
|
|
|
|
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_examine_exception_reason(target_t *target)
|
|
|
|
{
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t shcsr, except_sr, cfsr = -1, except_ar = -1;
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2007-06-14 09:48:22 -05:00
|
|
|
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_u32(swjdp, NVIC_SHCSR, &shcsr);
|
2007-06-14 09:48:22 -05:00
|
|
|
switch (armv7m->exception_number)
|
|
|
|
{
|
|
|
|
case 2: /* NMI */
|
|
|
|
break;
|
|
|
|
case 3: /* Hard Fault */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_atomic_u32(swjdp, NVIC_HFSR, &except_sr);
|
2007-06-24 10:04:07 -05:00
|
|
|
if (except_sr & 0x40000000)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_u32(swjdp, NVIC_CFSR, &cfsr);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 4: /* Memory Management */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_u32(swjdp, NVIC_CFSR, &except_sr);
|
2009-05-31 22:05:42 -05:00
|
|
|
mem_ap_read_u32(swjdp, NVIC_MMFAR, &except_ar);
|
2007-06-14 09:48:22 -05:00
|
|
|
break;
|
|
|
|
case 5: /* Bus Fault */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_u32(swjdp, NVIC_CFSR, &except_sr);
|
2009-05-31 22:05:42 -05:00
|
|
|
mem_ap_read_u32(swjdp, NVIC_BFAR, &except_ar);
|
2007-06-14 09:48:22 -05:00
|
|
|
break;
|
|
|
|
case 6: /* Usage Fault */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_u32(swjdp, NVIC_CFSR, &except_sr);
|
2007-06-14 09:48:22 -05:00
|
|
|
break;
|
|
|
|
case 11: /* SVCall */
|
|
|
|
break;
|
|
|
|
case 12: /* Debug Monitor */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_u32(swjdp, NVIC_DFSR, &except_sr);
|
2007-06-14 09:48:22 -05:00
|
|
|
break;
|
|
|
|
case 14: /* PendSV */
|
|
|
|
break;
|
|
|
|
case 15: /* SysTick */
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
except_sr = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
swjdp_transaction_endcheck(swjdp);
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("%s SHCSR 0x%" PRIx32 ", SR 0x%" PRIx32 ", CFSR 0x%" PRIx32 ", AR 0x%" PRIx32 "", armv7m_exception_string(armv7m->exception_number), \
|
2008-09-27 08:00:01 -05:00
|
|
|
shcsr, except_sr, cfsr, except_ar);
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_debug_entry(target_t *target)
|
|
|
|
{
|
2007-09-10 12:43:08 -05:00
|
|
|
int i;
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t xPSR;
|
2007-06-14 09:48:22 -05:00
|
|
|
int retval;
|
|
|
|
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2007-06-14 09:48:22 -05:00
|
|
|
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_DEBUG(" ");
|
2007-06-14 09:48:22 -05:00
|
|
|
if (armv7m->pre_debug_entry)
|
|
|
|
armv7m->pre_debug_entry(target);
|
|
|
|
|
|
|
|
cortex_m3_clear_halt(target);
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
if ((retval = armv7m->examine_debug_reason(target)) != ERROR_OK)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
/* Examine target state and mode */
|
2008-03-21 07:53:29 -05:00
|
|
|
/* First load register acessible through core debug port*/
|
2007-06-14 09:48:22 -05:00
|
|
|
for (i = 0; i < ARMV7M_PRIMASK; i++)
|
|
|
|
{
|
|
|
|
if (!armv7m->core_cache->reg_list[i].valid)
|
2008-03-21 07:53:29 -05:00
|
|
|
armv7m->read_core_reg(target, i);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
xPSR = buf_get_u32(armv7m->core_cache->reg_list[ARMV7M_xPSR].value, 0, 32);
|
2008-04-26 11:40:54 -05:00
|
|
|
|
|
|
|
#ifdef ARMV7_GDB_HACKS
|
|
|
|
/* copy real xpsr reg for gdb, setting thumb bit */
|
|
|
|
buf_set_u32(armv7m_gdb_dummy_cpsr_value, 0, 32, xPSR);
|
|
|
|
buf_set_u32(armv7m_gdb_dummy_cpsr_value, 5, 1, 1);
|
|
|
|
armv7m_gdb_dummy_cpsr_reg.valid = armv7m->core_cache->reg_list[ARMV7M_xPSR].valid;
|
|
|
|
armv7m_gdb_dummy_cpsr_reg.dirty = armv7m->core_cache->reg_list[ARMV7M_xPSR].dirty;
|
|
|
|
#endif
|
|
|
|
|
2008-03-21 07:53:29 -05:00
|
|
|
/* For IT instructions xPSR must be reloaded on resume and clear on debug exec */
|
2007-06-24 10:04:07 -05:00
|
|
|
if (xPSR & 0xf00)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2008-02-06 13:25:42 -06:00
|
|
|
armv7m->core_cache->reg_list[ARMV7M_xPSR].dirty = armv7m->core_cache->reg_list[ARMV7M_xPSR].valid;
|
2007-06-24 10:04:07 -05:00
|
|
|
cortex_m3_store_core_reg_u32(target, ARMV7M_REGISTER_CORE_GP, 16, xPSR &~ 0xff);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
|
2008-04-10 06:43:48 -05:00
|
|
|
/* Now we can load SP core registers */
|
2007-06-14 09:48:22 -05:00
|
|
|
for (i = ARMV7M_PRIMASK; i < ARMV7NUMCOREREGS; i++)
|
|
|
|
{
|
|
|
|
if (!armv7m->core_cache->reg_list[i].valid)
|
2008-04-10 06:43:48 -05:00
|
|
|
armv7m->read_core_reg(target, i);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Are we in an exception handler */
|
2008-04-10 06:43:48 -05:00
|
|
|
if (xPSR & 0x1FF)
|
|
|
|
{
|
|
|
|
armv7m->core_mode = ARMV7M_MODE_HANDLER;
|
|
|
|
armv7m->exception_number = (xPSR & 0x1FF);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
armv7m->core_mode = buf_get_u32(armv7m->core_cache->reg_list[ARMV7M_CONTROL].value, 0, 1);
|
|
|
|
armv7m->exception_number = 0;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (armv7m->exception_number)
|
|
|
|
{
|
|
|
|
cortex_m3_examine_exception_reason(target);
|
|
|
|
}
|
|
|
|
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("entered debug state in core mode: %s at PC 0x%" PRIx32 ", target->state: %s",
|
2008-09-27 08:00:01 -05:00
|
|
|
armv7m_mode_strings[armv7m->core_mode],
|
2009-06-18 02:09:35 -05:00
|
|
|
*(uint32_t*)(armv7m->core_cache->reg_list[15].value),
|
2009-06-27 21:40:08 -05:00
|
|
|
target_state_name(target));
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
if (armv7m->post_debug_entry)
|
|
|
|
armv7m->post_debug_entry(target);
|
|
|
|
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2008-02-24 12:52:45 -06:00
|
|
|
int cortex_m3_poll(target_t *target)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
int retval;
|
2008-09-26 13:00:10 -05:00
|
|
|
enum target_state prev_target_state = target->state;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
/* Read from Debug Halting Control and Status Register */
|
2009-04-27 03:29:28 -05:00
|
|
|
retval = mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
|
2007-06-14 09:48:22 -05:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
{
|
|
|
|
target->state = TARGET_UNKNOWN;
|
2008-02-24 12:52:45 -06:00
|
|
|
return retval;
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-07-26 07:28:22 -05:00
|
|
|
if (cortex_m3->dcb_dhcsr & S_RESET_ST)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2007-11-21 10:37:17 -06:00
|
|
|
/* check if still in reset */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-11-21 10:37:17 -06:00
|
|
|
if (cortex_m3->dcb_dhcsr & S_RESET_ST)
|
|
|
|
{
|
|
|
|
target->state = TARGET_RESET;
|
2008-02-24 12:52:45 -06:00
|
|
|
return ERROR_OK;
|
2007-11-21 10:37:17 -06:00
|
|
|
}
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-11-21 10:37:17 -06:00
|
|
|
if (target->state == TARGET_RESET)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
/* Cannot switch context while running so endreset is called with target->state == TARGET_RESET */
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("Exit from reset with dcb_dhcsr 0x%" PRIx32 "", cortex_m3->dcb_dhcsr);
|
2007-06-14 09:48:22 -05:00
|
|
|
cortex_m3_endreset_event(target);
|
|
|
|
target->state = TARGET_RUNNING;
|
|
|
|
prev_target_state = TARGET_RUNNING;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-07-26 07:28:22 -05:00
|
|
|
if (cortex_m3->dcb_dhcsr & S_HALT)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
target->state = TARGET_HALTED;
|
|
|
|
|
|
|
|
if ((prev_target_state == TARGET_RUNNING) || (prev_target_state == TARGET_RESET))
|
|
|
|
{
|
|
|
|
if ((retval = cortex_m3_debug_entry(target)) != ERROR_OK)
|
2008-02-24 12:52:45 -06:00
|
|
|
return retval;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
target_call_event_callbacks(target, TARGET_EVENT_HALTED);
|
|
|
|
}
|
|
|
|
if (prev_target_state == TARGET_DEBUG_RUNNING)
|
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_DEBUG(" ");
|
2007-06-14 09:48:22 -05:00
|
|
|
if ((retval = cortex_m3_debug_entry(target)) != ERROR_OK)
|
2008-02-24 12:52:45 -06:00
|
|
|
return retval;
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
target_call_event_callbacks(target, TARGET_EVENT_DEBUG_HALTED);
|
|
|
|
}
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-07-12 14:29:08 -05:00
|
|
|
/* REVISIT when S_SLEEP is set, it's in a Sleep or DeepSleep state.
|
|
|
|
* How best to model low power modes?
|
|
|
|
*/
|
2007-06-14 09:48:22 -05:00
|
|
|
|
2009-07-12 14:29:08 -05:00
|
|
|
if (target->state == TARGET_UNKNOWN)
|
|
|
|
{
|
|
|
|
/* check if processor is retiring instructions */
|
|
|
|
if (cortex_m3->dcb_dhcsr & S_RETIRE_ST)
|
|
|
|
{
|
|
|
|
target->state = TARGET_RUNNING;
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-02-24 12:52:45 -06:00
|
|
|
return ERROR_OK;
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_halt(target_t *target)
|
|
|
|
{
|
2009-05-31 22:05:42 -05:00
|
|
|
LOG_DEBUG("target->state: %s",
|
2009-06-27 21:40:08 -05:00
|
|
|
target_state_name(target));
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-09-10 12:43:08 -05:00
|
|
|
if (target->state == TARGET_HALTED)
|
|
|
|
{
|
2008-04-04 08:47:38 -05:00
|
|
|
LOG_DEBUG("target was already halted");
|
2008-03-07 15:49:16 -06:00
|
|
|
return ERROR_OK;
|
2007-09-10 12:43:08 -05:00
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-09-10 12:43:08 -05:00
|
|
|
if (target->state == TARGET_UNKNOWN)
|
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_WARNING("target was in unknown state when halt was requested");
|
2007-09-10 12:43:08 -05:00
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
|
|
|
if (target->state == TARGET_RESET)
|
2007-09-10 12:43:08 -05:00
|
|
|
{
|
2009-06-09 03:40:31 -05:00
|
|
|
if ((jtag_get_reset_config() & RESET_SRST_PULLS_TRST) && jtag_get_srst())
|
2007-09-10 12:43:08 -05:00
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_ERROR("can't request a halt while in reset if nSRST pulls nTRST");
|
2007-09-10 12:43:08 -05:00
|
|
|
return ERROR_TARGET_FAILURE;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
/* we came here in a reset_halt or reset_init sequence
|
|
|
|
* debug entry was already prepared in cortex_m3_prepare_reset_halt()
|
|
|
|
*/
|
|
|
|
target->debug_reason = DBG_REASON_DBGRQ;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
|
|
|
return ERROR_OK;
|
2007-09-10 12:43:08 -05:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* Write to Debug Halting Control and Status Register */
|
2008-11-20 05:17:47 -06:00
|
|
|
cortex_m3_write_debug_halt_mask(target, C_HALT, 0);
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
target->debug_reason = DBG_REASON_DBGRQ;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_soft_reset_halt(struct target_s *target)
|
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t dcb_dhcsr = 0;
|
2007-06-24 10:04:07 -05:00
|
|
|
int retval, timeout = 0;
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
/* Enter debug state on reset, cf. end_reset_event() */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_write_u32(swjdp, DCB_DEMCR, TRCENA | VC_HARDERR | VC_BUSERR | VC_CORERESET);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
|
|
|
/* Request a reset */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_write_atomic_u32(swjdp, NVIC_AIRCR, AIRCR_VECTKEY | AIRCR_VECTRESET);
|
2007-06-14 09:48:22 -05:00
|
|
|
target->state = TARGET_RESET;
|
|
|
|
|
|
|
|
/* registers are now invalid */
|
|
|
|
armv7m_invalidate_core_regs(target);
|
|
|
|
|
2007-07-26 07:28:22 -05:00
|
|
|
while (timeout < 100)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2009-04-27 03:29:28 -05:00
|
|
|
retval = mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &dcb_dhcsr);
|
2007-06-14 09:48:22 -05:00
|
|
|
if (retval == ERROR_OK)
|
|
|
|
{
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_atomic_u32(swjdp, NVIC_DFSR, &cortex_m3->nvic_dfsr);
|
2007-07-26 07:28:22 -05:00
|
|
|
if ((dcb_dhcsr & S_HALT) && (cortex_m3->nvic_dfsr & DFSR_VCATCH))
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("system reset-halted, dcb_dhcsr 0x%" PRIx32 ", nvic_dfsr 0x%" PRIx32 "", dcb_dhcsr, cortex_m3->nvic_dfsr);
|
2007-06-14 09:48:22 -05:00
|
|
|
cortex_m3_poll(target);
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
else
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("waiting for system reset-halt, dcb_dhcsr 0x%" PRIx32 ", %i ms", dcb_dhcsr, timeout);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
timeout++;
|
2008-08-19 11:43:30 -05:00
|
|
|
alive_sleep(1);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-06-18 02:09:35 -05:00
|
|
|
int cortex_m3_resume(struct target_s *target, int current, uint32_t address, int handle_breakpoints, int debug_execution)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
breakpoint_t *breakpoint = NULL;
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t resume_pc;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (target->state != TARGET_HALTED)
|
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_WARNING("target not halted");
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (!debug_execution)
|
|
|
|
{
|
|
|
|
target_free_all_working_areas(target);
|
|
|
|
cortex_m3_enable_breakpoints(target);
|
|
|
|
cortex_m3_enable_watchpoints(target);
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (debug_execution)
|
|
|
|
{
|
|
|
|
/* Disable interrupts */
|
2008-09-27 08:00:01 -05:00
|
|
|
/* We disable interrupts in the PRIMASK register instead of masking with C_MASKINTS,
|
2009-05-31 22:05:42 -05:00
|
|
|
* This is probably the same issue as Cortex-M3 Errata 377493:
|
2008-09-27 08:00:01 -05:00
|
|
|
* C_MASKINTS in parallel with disabled interrupts can cause local faults to not be taken. */
|
2007-06-14 09:48:22 -05:00
|
|
|
buf_set_u32(armv7m->core_cache->reg_list[ARMV7M_PRIMASK].value, 0, 32, 1);
|
2008-11-02 12:50:26 -06:00
|
|
|
armv7m->core_cache->reg_list[ARMV7M_PRIMASK].dirty = 1;
|
|
|
|
armv7m->core_cache->reg_list[ARMV7M_PRIMASK].valid = 1;
|
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* Make sure we are in Thumb mode */
|
2009-05-31 22:05:42 -05:00
|
|
|
buf_set_u32(armv7m->core_cache->reg_list[ARMV7M_xPSR].value, 0, 32,
|
2009-06-23 17:41:13 -05:00
|
|
|
buf_get_u32(armv7m->core_cache->reg_list[ARMV7M_xPSR].value, 0, 32) | (1 << 24));
|
2008-11-02 12:50:26 -06:00
|
|
|
armv7m->core_cache->reg_list[ARMV7M_xPSR].dirty = 1;
|
|
|
|
armv7m->core_cache->reg_list[ARMV7M_xPSR].valid = 1;
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
/* current = 1: continue on current pc, otherwise continue at <address> */
|
2009-05-31 22:05:42 -05:00
|
|
|
if (!current)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
buf_set_u32(armv7m->core_cache->reg_list[15].value, 0, 32, address);
|
|
|
|
armv7m->core_cache->reg_list[15].dirty = 1;
|
|
|
|
armv7m->core_cache->reg_list[15].valid = 1;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
resume_pc = buf_get_u32(armv7m->core_cache->reg_list[15].value, 0, 32);
|
|
|
|
|
2007-09-10 12:43:08 -05:00
|
|
|
armv7m_restore_context(target);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* the front-end may request us not to handle breakpoints */
|
|
|
|
if (handle_breakpoints)
|
|
|
|
{
|
|
|
|
/* Single step past breakpoint at current address */
|
|
|
|
if ((breakpoint = breakpoint_find(target, resume_pc)))
|
|
|
|
{
|
2009-06-27 12:25:07 -05:00
|
|
|
LOG_DEBUG("unset breakpoint at 0x%8.8" PRIx32 " (ID: %d)",
|
|
|
|
breakpoint->address,
|
|
|
|
breakpoint->unique_id );
|
2008-04-10 06:43:48 -05:00
|
|
|
cortex_m3_unset_breakpoint(target, breakpoint);
|
|
|
|
cortex_m3_single_step_core(target);
|
|
|
|
cortex_m3_set_breakpoint(target, breakpoint);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* Restart core */
|
2008-11-20 05:17:47 -06:00
|
|
|
cortex_m3_write_debug_halt_mask(target, 0, C_HALT);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
target->debug_reason = DBG_REASON_NOTHALTED;
|
|
|
|
|
|
|
|
/* registers are now invalid */
|
|
|
|
armv7m_invalidate_core_regs(target);
|
|
|
|
if (!debug_execution)
|
|
|
|
{
|
|
|
|
target->state = TARGET_RUNNING;
|
|
|
|
target_call_event_callbacks(target, TARGET_EVENT_RESUMED);
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("target resumed at 0x%" PRIx32 "", resume_pc);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
target->state = TARGET_DEBUG_RUNNING;
|
|
|
|
target_call_event_callbacks(target, TARGET_EVENT_DEBUG_RESUMED);
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("target debug resumed at 0x%" PRIx32 "", resume_pc);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-06-23 17:42:54 -05:00
|
|
|
/* int irqstepcount = 0; */
|
2009-06-18 02:09:35 -05:00
|
|
|
int cortex_m3_step(struct target_s *target, int current, uint32_t address, int handle_breakpoints)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2007-06-14 09:48:22 -05:00
|
|
|
breakpoint_t *breakpoint = NULL;
|
|
|
|
|
|
|
|
if (target->state != TARGET_HALTED)
|
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_WARNING("target not halted");
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* current = 1: continue on current pc, otherwise continue at <address> */
|
|
|
|
if (!current)
|
|
|
|
buf_set_u32(armv7m->core_cache->reg_list[15].value, 0, 32, address);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* the front-end may request us not to handle breakpoints */
|
|
|
|
if (handle_breakpoints)
|
|
|
|
if ((breakpoint = breakpoint_find(target, buf_get_u32(armv7m->core_cache->reg_list[15].value, 0, 32))))
|
|
|
|
cortex_m3_unset_breakpoint(target, breakpoint);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
target->debug_reason = DBG_REASON_SINGLESTEP;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-09-10 12:43:08 -05:00
|
|
|
armv7m_restore_context(target);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
target_call_event_callbacks(target, TARGET_EVENT_RESUMED);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-20 05:17:47 -06:00
|
|
|
/* set step and clear halt */
|
|
|
|
cortex_m3_write_debug_halt_mask(target, C_STEP, C_HALT);
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
|
2007-06-14 09:48:22 -05:00
|
|
|
|
2008-04-10 06:43:48 -05:00
|
|
|
/* registers are now invalid */
|
|
|
|
armv7m_invalidate_core_regs(target);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (breakpoint)
|
|
|
|
cortex_m3_set_breakpoint(target, breakpoint);
|
|
|
|
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("target stepped dcb_dhcsr = 0x%" PRIx32 " nvic_icsr = 0x%" PRIx32 "", cortex_m3->dcb_dhcsr, cortex_m3->nvic_icsr);
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
cortex_m3_debug_entry(target);
|
|
|
|
target_call_event_callbacks(target, TARGET_EVENT_HALTED);
|
|
|
|
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("target stepped dcb_dhcsr = 0x%" PRIx32 " nvic_icsr = 0x%" PRIx32 "", cortex_m3->dcb_dhcsr, cortex_m3->nvic_icsr);
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_assert_reset(target_t *target)
|
|
|
|
{
|
2007-11-21 10:37:17 -06:00
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2008-04-30 14:26:05 -05:00
|
|
|
int assert_srst = 1;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
|
|
|
LOG_DEBUG("target->state: %s",
|
2009-06-27 21:40:08 -05:00
|
|
|
target_state_name(target));
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-06-09 03:40:31 -05:00
|
|
|
enum reset_types jtag_reset_config = jtag_get_reset_config();
|
2008-03-26 08:29:48 -05:00
|
|
|
if (!(jtag_reset_config & RESET_HAS_SRST))
|
|
|
|
{
|
|
|
|
LOG_ERROR("Can't assert SRST");
|
|
|
|
return ERROR_FAIL;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-04-10 06:43:48 -05:00
|
|
|
/* Enable debug requests */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_atomic_u32(swjdp, DCB_DHCSR, &cortex_m3->dcb_dhcsr);
|
2008-04-10 06:43:48 -05:00
|
|
|
if (!(cortex_m3->dcb_dhcsr & C_DEBUGEN))
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_write_u32(swjdp, DCB_DHCSR, DBGKEY | C_DEBUGEN);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-06-23 17:47:42 -05:00
|
|
|
mem_ap_write_u32(swjdp, DCB_DCRDR, 0);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-07-21 10:59:41 -05:00
|
|
|
if (!target->reset_halt)
|
2007-11-21 10:37:17 -06:00
|
|
|
{
|
|
|
|
/* Set/Clear C_MASKINTS in a separate operation */
|
|
|
|
if (cortex_m3->dcb_dhcsr & C_MASKINTS)
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_write_atomic_u32(swjdp, DCB_DHCSR, DBGKEY | C_DEBUGEN | C_HALT);
|
2009-03-16 17:42:29 -05:00
|
|
|
|
|
|
|
/* clear any debug flags before resuming */
|
2007-11-21 10:37:17 -06:00
|
|
|
cortex_m3_clear_halt(target);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-03-16 17:42:29 -05:00
|
|
|
/* clear C_HALT in dhcsr reg */
|
|
|
|
cortex_m3_write_debug_halt_mask(target, 0, C_HALT);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
|
|
|
/* Enter debug state on reset, cf. end_reset_event() */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_write_u32(swjdp, DCB_DEMCR, TRCENA | VC_HARDERR | VC_BUSERR);
|
2007-11-21 10:37:17 -06:00
|
|
|
}
|
2008-04-10 06:43:48 -05:00
|
|
|
else
|
|
|
|
{
|
|
|
|
/* Enter debug state on reset, cf. end_reset_event() */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_write_atomic_u32(swjdp, DCB_DEMCR, TRCENA | VC_HARDERR | VC_BUSERR | VC_CORERESET);
|
2008-04-10 06:43:48 -05:00
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-04-28 15:05:17 -05:00
|
|
|
/* following hack is to handle luminary reset
|
|
|
|
* when srst is asserted the luminary device seesm to also clear the debug registers
|
|
|
|
* which does not match the armv7 debug TRM */
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-12-13 06:44:39 -06:00
|
|
|
if (strcmp(target->variant, "lm3s") == 0)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2008-04-30 13:33:21 -05:00
|
|
|
/* get revision of lm3s target, only early silicon has this issue
|
|
|
|
* Fury Rev B, DustDevil Rev B, Tempest all ok */
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t did0;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-04-30 13:33:21 -05:00
|
|
|
if (target_read_u32(target, 0x400fe000, &did0) == ERROR_OK)
|
|
|
|
{
|
|
|
|
switch ((did0 >> 16) & 0xff)
|
|
|
|
{
|
|
|
|
case 0:
|
|
|
|
/* all Sandstorm suffer issue */
|
2008-04-30 14:26:05 -05:00
|
|
|
assert_srst = 0;
|
2008-04-30 13:33:21 -05:00
|
|
|
break;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-04-30 13:33:21 -05:00
|
|
|
case 1:
|
|
|
|
case 3:
|
|
|
|
/* only Fury/DustDevil rev A suffer reset problems */
|
|
|
|
if (((did0 >> 8) & 0xff) == 0)
|
2008-04-30 14:26:05 -05:00
|
|
|
assert_srst = 0;
|
2008-04-30 13:33:21 -05:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2008-04-10 06:43:48 -05:00
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-04-30 14:26:05 -05:00
|
|
|
if (assert_srst)
|
2008-03-26 08:29:48 -05:00
|
|
|
{
|
2008-04-30 13:33:21 -05:00
|
|
|
/* default to asserting srst */
|
2008-04-28 15:05:17 -05:00
|
|
|
if (jtag_reset_config & RESET_SRST_PULLS_TRST)
|
|
|
|
{
|
|
|
|
jtag_add_reset(1, 1);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
jtag_add_reset(0, 1);
|
|
|
|
}
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
2008-04-30 13:33:21 -05:00
|
|
|
else
|
|
|
|
{
|
|
|
|
/* this causes the luminary device to reset using the watchdog */
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_write_atomic_u32(swjdp, NVIC_AIRCR, AIRCR_VECTKEY | AIRCR_SYSRESETREQ);
|
2008-04-30 13:33:21 -05:00
|
|
|
LOG_DEBUG("Using Luminary Reset: SYSRESETREQ");
|
2008-09-26 13:00:10 -05:00
|
|
|
|
|
|
|
{
|
|
|
|
/* I do not know why this is necessary, but it fixes strange effects
|
2008-09-27 08:00:01 -05:00
|
|
|
* (step/resume cause a NMI after reset) on LM3S6918 -- Michael Schwingen */
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t tmp;
|
2009-04-27 03:29:28 -05:00
|
|
|
mem_ap_read_atomic_u32(swjdp, NVIC_AIRCR, &tmp);
|
2008-09-27 08:00:01 -05:00
|
|
|
}
|
2008-04-30 13:33:21 -05:00
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
target->state = TARGET_RESET;
|
|
|
|
jtag_add_sleep(50000);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
armv7m_invalidate_core_regs(target);
|
|
|
|
|
2008-09-27 08:00:01 -05:00
|
|
|
if (target->reset_halt)
|
|
|
|
{
|
|
|
|
int retval;
|
2009-06-23 17:38:12 -05:00
|
|
|
if ((retval = target_halt(target)) != ERROR_OK)
|
2008-08-05 02:11:12 -05:00
|
|
|
return retval;
|
2008-09-27 08:00:01 -05:00
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_deassert_reset(target_t *target)
|
2009-05-31 22:05:42 -05:00
|
|
|
{
|
|
|
|
LOG_DEBUG("target->state: %s",
|
2009-06-27 21:40:08 -05:00
|
|
|
target_state_name(target));
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* deassert reset lines */
|
|
|
|
jtag_add_reset(0, 0);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
void cortex_m3_enable_breakpoints(struct target_s *target)
|
|
|
|
{
|
|
|
|
breakpoint_t *breakpoint = target->breakpoints;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* set any pending breakpoints */
|
|
|
|
while (breakpoint)
|
|
|
|
{
|
|
|
|
if (breakpoint->set == 0)
|
|
|
|
cortex_m3_set_breakpoint(target, breakpoint);
|
|
|
|
breakpoint = breakpoint->next;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_set_breakpoint(struct target_s *target, breakpoint_t *breakpoint)
|
|
|
|
{
|
2008-10-15 06:44:36 -05:00
|
|
|
int retval;
|
2009-06-23 17:42:54 -05:00
|
|
|
int fp_num = 0;
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t hilo;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
cortex_m3_fp_comparator_t * comparator_list = cortex_m3->fp_comparator_list;
|
|
|
|
|
|
|
|
if (breakpoint->set)
|
|
|
|
{
|
2009-06-27 12:25:07 -05:00
|
|
|
LOG_WARNING("breakpoint (BPID: %d) already set", breakpoint->unique_id);
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (cortex_m3->auto_bp_type)
|
|
|
|
{
|
2007-06-24 10:04:07 -05:00
|
|
|
breakpoint->type = (breakpoint->address < 0x20000000) ? BKPT_HARD : BKPT_SOFT;
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
if (breakpoint->type == BKPT_HARD)
|
|
|
|
{
|
2009-06-23 17:36:11 -05:00
|
|
|
while (comparator_list[fp_num].used && (fp_num < cortex_m3->fp_num_code))
|
2007-06-14 09:48:22 -05:00
|
|
|
fp_num++;
|
2007-06-24 10:04:07 -05:00
|
|
|
if (fp_num >= cortex_m3->fp_num_code)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_DEBUG("ERROR Can not find free FP Comparator");
|
|
|
|
LOG_WARNING("ERROR Can not find free FP Comparator");
|
2007-06-14 09:48:22 -05:00
|
|
|
exit(-1);
|
|
|
|
}
|
2007-06-24 10:04:07 -05:00
|
|
|
breakpoint->set = fp_num + 1;
|
|
|
|
hilo = (breakpoint->address & 0x2) ? FPCR_REPLACE_BKPT_HIGH : FPCR_REPLACE_BKPT_LOW;
|
2007-06-14 09:48:22 -05:00
|
|
|
comparator_list[fp_num].used = 1;
|
2007-06-24 10:04:07 -05:00
|
|
|
comparator_list[fp_num].fpcr_value = (breakpoint->address & 0x1FFFFFFC) | hilo | 1;
|
2007-06-14 09:48:22 -05:00
|
|
|
target_write_u32(target, comparator_list[fp_num].fpcr_address, comparator_list[fp_num].fpcr_value);
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("fpc_num %i fpcr_value 0x%" PRIx32 "", fp_num, comparator_list[fp_num].fpcr_value);
|
2008-12-12 16:14:21 -06:00
|
|
|
if (!cortex_m3->fpb_enabled)
|
|
|
|
{
|
|
|
|
LOG_DEBUG("FPB wasn't enabled, do it now");
|
|
|
|
target_write_u32(target, FP_CTRL, 3);
|
|
|
|
}
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
else if (breakpoint->type == BKPT_SOFT)
|
|
|
|
{
|
2009-06-18 02:04:08 -05:00
|
|
|
uint8_t code[4];
|
2007-06-14 09:48:22 -05:00
|
|
|
buf_set_u32(code, 0, 32, ARMV7M_T_BKPT(0x11));
|
2009-06-23 17:35:09 -05:00
|
|
|
if ((retval = target_read_memory(target, breakpoint->address & 0xFFFFFFFE, breakpoint->length, 1, breakpoint->orig_instr)) != ERROR_OK)
|
2008-10-15 06:44:36 -05:00
|
|
|
{
|
|
|
|
return retval;
|
|
|
|
}
|
2009-06-23 17:35:09 -05:00
|
|
|
if ((retval = target_write_memory(target, breakpoint->address & 0xFFFFFFFE, breakpoint->length, 1, code)) != ERROR_OK)
|
2008-10-15 06:44:36 -05:00
|
|
|
{
|
|
|
|
return retval;
|
|
|
|
}
|
2007-06-14 09:48:22 -05:00
|
|
|
breakpoint->set = 0x11; /* Any nice value but 0 */
|
|
|
|
}
|
|
|
|
|
2009-06-27 12:25:07 -05:00
|
|
|
LOG_DEBUG("BPID: %d, Type: %d, Address: 0x%08" PRIx32 " Length: %d (set=%d)",
|
|
|
|
breakpoint->unique_id,
|
|
|
|
(int)(breakpoint->type),
|
|
|
|
breakpoint->address,
|
|
|
|
breakpoint->length,
|
|
|
|
breakpoint->set);
|
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_unset_breakpoint(struct target_s *target, breakpoint_t *breakpoint)
|
|
|
|
{
|
2008-10-15 06:44:36 -05:00
|
|
|
int retval;
|
2007-06-14 09:48:22 -05:00
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
|
|
|
cortex_m3_fp_comparator_t * comparator_list = cortex_m3->fp_comparator_list;
|
|
|
|
|
|
|
|
if (!breakpoint->set)
|
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_WARNING("breakpoint not set");
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-06-27 12:25:07 -05:00
|
|
|
LOG_DEBUG("BPID: %d, Type: %d, Address: 0x%08" PRIx32 " Length: %d (set=%d)",
|
|
|
|
breakpoint->unique_id,
|
|
|
|
(int)(breakpoint->type),
|
|
|
|
breakpoint->address,
|
|
|
|
breakpoint->length,
|
|
|
|
breakpoint->set);
|
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (breakpoint->type == BKPT_HARD)
|
|
|
|
{
|
2007-06-24 10:04:07 -05:00
|
|
|
int fp_num = breakpoint->set - 1;
|
|
|
|
if ((fp_num < 0) || (fp_num >= cortex_m3->fp_num_code))
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_DEBUG("Invalid FP Comparator number in breakpoint");
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
comparator_list[fp_num].used = 0;
|
|
|
|
comparator_list[fp_num].fpcr_value = 0;
|
|
|
|
target_write_u32(target, comparator_list[fp_num].fpcr_address, comparator_list[fp_num].fpcr_value);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
/* restore original instruction (kept in target endianness) */
|
|
|
|
if (breakpoint->length == 4)
|
|
|
|
{
|
2009-06-23 17:35:09 -05:00
|
|
|
if ((retval = target_write_memory(target, breakpoint->address & 0xFFFFFFFE, 4, 1, breakpoint->orig_instr)) != ERROR_OK)
|
2008-10-15 06:44:36 -05:00
|
|
|
{
|
|
|
|
return retval;
|
|
|
|
}
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
2009-06-23 17:35:09 -05:00
|
|
|
if ((retval = target_write_memory(target, breakpoint->address & 0xFFFFFFFE, 2, 1, breakpoint->orig_instr)) != ERROR_OK)
|
2008-10-15 06:44:36 -05:00
|
|
|
{
|
|
|
|
return retval;
|
|
|
|
}
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
}
|
|
|
|
breakpoint->set = 0;
|
|
|
|
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_add_breakpoint(struct target_s *target, breakpoint_t *breakpoint)
|
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2008-04-17 16:03:19 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (cortex_m3->auto_bp_type)
|
|
|
|
{
|
2007-06-24 10:04:07 -05:00
|
|
|
breakpoint->type = (breakpoint->address < 0x20000000) ? BKPT_HARD : BKPT_SOFT;
|
2008-04-26 11:40:54 -05:00
|
|
|
#ifdef ARMV7_GDB_HACKS
|
|
|
|
if (breakpoint->length != 2) {
|
|
|
|
/* XXX Hack: Replace all breakpoints with length != 2 with
|
2009-05-31 22:05:42 -05:00
|
|
|
* a hardware breakpoint. */
|
2008-04-26 11:40:54 -05:00
|
|
|
breakpoint->type = BKPT_HARD;
|
|
|
|
breakpoint->length = 2;
|
|
|
|
}
|
|
|
|
#endif
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
|
2007-06-24 10:04:07 -05:00
|
|
|
if ((breakpoint->type == BKPT_HARD) && (breakpoint->address >= 0x20000000))
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_INFO("flash patch comparator requested outside code memory region");
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
|
|
|
|
}
|
|
|
|
|
2007-06-24 10:04:07 -05:00
|
|
|
if ((breakpoint->type == BKPT_SOFT) && (breakpoint->address < 0x20000000))
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_INFO("soft breakpoint requested in code (flash) memory region");
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
|
|
|
|
}
|
|
|
|
|
|
|
|
if ((breakpoint->type == BKPT_HARD) && (cortex_m3->fp_code_available < 1))
|
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_INFO("no flash patch comparator unit available for hardware breakpoint");
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
|
|
|
|
}
|
|
|
|
|
|
|
|
if ((breakpoint->length != 2))
|
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_INFO("only breakpoints of two bytes length supported");
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (breakpoint->type == BKPT_HARD)
|
|
|
|
cortex_m3->fp_code_available--;
|
|
|
|
cortex_m3_set_breakpoint(target, breakpoint);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_remove_breakpoint(struct target_s *target, breakpoint_t *breakpoint)
|
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (target->state != TARGET_HALTED)
|
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_WARNING("target not halted");
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (cortex_m3->auto_bp_type)
|
|
|
|
{
|
2007-06-24 10:04:07 -05:00
|
|
|
breakpoint->type = (breakpoint->address < 0x20000000) ? BKPT_HARD : BKPT_SOFT;
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
if (breakpoint->set)
|
|
|
|
{
|
|
|
|
cortex_m3_unset_breakpoint(target, breakpoint);
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (breakpoint->type == BKPT_HARD)
|
|
|
|
cortex_m3->fp_code_available++;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_set_watchpoint(struct target_s *target, watchpoint_t *watchpoint)
|
|
|
|
{
|
2009-06-23 17:42:54 -05:00
|
|
|
int dwt_num = 0;
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t mask, temp;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
|
|
|
cortex_m3_dwt_comparator_t * comparator_list = cortex_m3->dwt_comparator_list;
|
|
|
|
|
|
|
|
if (watchpoint->set)
|
|
|
|
{
|
2009-06-27 12:25:07 -05:00
|
|
|
LOG_WARNING("watchpoint (%d) already set", watchpoint->unique_id );
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (watchpoint->mask == 0xffffffffu)
|
|
|
|
{
|
2009-06-23 17:36:11 -05:00
|
|
|
while (comparator_list[dwt_num].used && (dwt_num < cortex_m3->dwt_num_comp))
|
2007-06-14 09:48:22 -05:00
|
|
|
dwt_num++;
|
2007-06-24 10:04:07 -05:00
|
|
|
if (dwt_num >= cortex_m3->dwt_num_comp)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_DEBUG("ERROR Can not find free DWT Comparator");
|
|
|
|
LOG_WARNING("ERROR Can not find free DWT Comparator");
|
2007-06-14 09:48:22 -05:00
|
|
|
return -1;
|
|
|
|
}
|
2007-06-24 10:04:07 -05:00
|
|
|
watchpoint->set = dwt_num + 1;
|
2007-06-14 09:48:22 -05:00
|
|
|
mask = 0;
|
|
|
|
temp = watchpoint->length;
|
2007-06-24 10:04:07 -05:00
|
|
|
while (temp > 1)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2007-06-24 10:04:07 -05:00
|
|
|
temp = temp / 2;
|
2007-06-14 09:48:22 -05:00
|
|
|
mask++;
|
|
|
|
}
|
|
|
|
comparator_list[dwt_num].used = 1;
|
|
|
|
comparator_list[dwt_num].comp = watchpoint->address;
|
|
|
|
comparator_list[dwt_num].mask = mask;
|
2007-06-24 10:04:07 -05:00
|
|
|
comparator_list[dwt_num].function = watchpoint->rw + 5;
|
2007-06-14 09:48:22 -05:00
|
|
|
target_write_u32(target, comparator_list[dwt_num].dwt_comparator_address, comparator_list[dwt_num].comp);
|
2009-06-23 17:45:15 -05:00
|
|
|
target_write_u32(target, comparator_list[dwt_num].dwt_comparator_address | 0x4, comparator_list[dwt_num].mask);
|
|
|
|
target_write_u32(target, comparator_list[dwt_num].dwt_comparator_address | 0x8, comparator_list[dwt_num].function);
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("dwt_num %i 0x%" PRIx32 " 0x%" PRIx32 " 0x%" PRIx32 "", dwt_num, comparator_list[dwt_num].comp, comparator_list[dwt_num].mask, comparator_list[dwt_num].function);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
2009-06-27 12:25:07 -05:00
|
|
|
/* Move this test to add_watchpoint */
|
|
|
|
LOG_WARNING("Cannot watch data values (id: %d)",
|
|
|
|
watchpoint->unique_id );
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
2009-06-27 12:25:07 -05:00
|
|
|
LOG_DEBUG("Watchpoint (ID: %d) address: 0x%08" PRIx32 " set=%d ",
|
|
|
|
watchpoint->unique_id, watchpoint->address, watchpoint->set );
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_unset_watchpoint(struct target_s *target, watchpoint_t *watchpoint)
|
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
|
|
|
cortex_m3_dwt_comparator_t * comparator_list = cortex_m3->dwt_comparator_list;
|
|
|
|
int dwt_num;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (!watchpoint->set)
|
|
|
|
{
|
2009-06-27 12:25:07 -05:00
|
|
|
LOG_WARNING("watchpoint (wpid: %d) not set", watchpoint->unique_id );
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-06-27 12:25:07 -05:00
|
|
|
LOG_DEBUG("Watchpoint (ID: %d) address: 0x%08" PRIx32 " set=%d ",
|
|
|
|
watchpoint->unique_id, watchpoint->address,watchpoint->set );
|
|
|
|
|
2007-06-24 10:04:07 -05:00
|
|
|
dwt_num = watchpoint->set - 1;
|
2007-06-14 09:48:22 -05:00
|
|
|
|
2007-06-24 10:04:07 -05:00
|
|
|
if ((dwt_num < 0) || (dwt_num >= cortex_m3->dwt_num_comp))
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_DEBUG("Invalid DWT Comparator number in watchpoint");
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
comparator_list[dwt_num].used = 0;
|
|
|
|
comparator_list[dwt_num].function = 0;
|
2009-06-23 17:45:15 -05:00
|
|
|
target_write_u32(target, comparator_list[dwt_num].dwt_comparator_address | 0x8, comparator_list[dwt_num].function);
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
watchpoint->set = 0;
|
|
|
|
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_add_watchpoint(struct target_s *target, watchpoint_t *watchpoint)
|
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (target->state != TARGET_HALTED)
|
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_WARNING("target not halted");
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cortex_m3->dwt_comp_available < 1)
|
|
|
|
{
|
|
|
|
return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if ((watchpoint->length != 1) && (watchpoint->length != 2) && (watchpoint->length != 4))
|
|
|
|
{
|
|
|
|
return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
cortex_m3->dwt_comp_available--;
|
2009-06-27 12:25:07 -05:00
|
|
|
LOG_DEBUG("dwt_comp_available: %d", cortex_m3->dwt_comp_available);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_remove_watchpoint(struct target_s *target, watchpoint_t *watchpoint)
|
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (target->state != TARGET_HALTED)
|
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_WARNING("target not halted");
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_TARGET_NOT_HALTED;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (watchpoint->set)
|
|
|
|
{
|
|
|
|
cortex_m3_unset_watchpoint(target, watchpoint);
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
cortex_m3->dwt_comp_available++;
|
2009-06-27 12:25:07 -05:00
|
|
|
LOG_DEBUG("dwt_comp_available: %d", cortex_m3->dwt_comp_available);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2007-06-24 10:04:07 -05:00
|
|
|
void cortex_m3_enable_watchpoints(struct target_s *target)
|
|
|
|
{
|
|
|
|
watchpoint_t *watchpoint = target->watchpoints;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-24 10:04:07 -05:00
|
|
|
/* set any pending watchpoints */
|
|
|
|
while (watchpoint)
|
|
|
|
{
|
|
|
|
if (watchpoint->set == 0)
|
|
|
|
cortex_m3_set_watchpoint(target, watchpoint);
|
|
|
|
watchpoint = watchpoint->next;
|
|
|
|
}
|
|
|
|
}
|
2007-06-14 09:48:22 -05:00
|
|
|
|
2009-06-18 02:09:35 -05:00
|
|
|
int cortex_m3_load_core_reg_u32(struct target_s *target, enum armv7m_regtype type, uint32_t num, uint32_t * value)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
int retval;
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if ((type == ARMV7M_REGISTER_CORE_GP) && (num <= ARMV7M_PSP))
|
|
|
|
{
|
|
|
|
/* read a normal core register */
|
2009-04-27 03:29:28 -05:00
|
|
|
retval = cortexm3_dap_read_coreregister_u32(swjdp, value, num);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_ERROR("JTAG failure %i",retval);
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_JTAG_DEVICE_ERROR;
|
|
|
|
}
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("load from core reg %i value 0x%" PRIx32 "",(int)num,*value);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
else if (type == ARMV7M_REGISTER_CORE_SP) /* Special purpose core register */
|
|
|
|
{
|
|
|
|
/* read other registers */
|
2009-04-27 03:29:28 -05:00
|
|
|
cortexm3_dap_read_coreregister_u32(swjdp, value, 20);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-04-10 06:43:48 -05:00
|
|
|
switch (num)
|
|
|
|
{
|
|
|
|
case 19:
|
2009-06-18 02:04:08 -05:00
|
|
|
*value = buf_get_u32((uint8_t*)value, 0, 8);
|
2008-04-10 06:43:48 -05:00
|
|
|
break;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-04-10 06:43:48 -05:00
|
|
|
case 20:
|
2009-06-18 02:04:08 -05:00
|
|
|
*value = buf_get_u32((uint8_t*)value, 8, 8);
|
2008-04-10 06:43:48 -05:00
|
|
|
break;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-04-10 06:43:48 -05:00
|
|
|
case 21:
|
2009-06-18 02:04:08 -05:00
|
|
|
*value = buf_get_u32((uint8_t*)value, 16, 8);
|
2008-04-10 06:43:48 -05:00
|
|
|
break;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-04-10 06:43:48 -05:00
|
|
|
case 22:
|
2009-06-18 02:04:08 -05:00
|
|
|
*value = buf_get_u32((uint8_t*)value, 24, 8);
|
2008-04-10 06:43:48 -05:00
|
|
|
break;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("load from special reg %i value 0x%" PRIx32 "", (int)num, *value);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
2008-03-22 05:30:00 -05:00
|
|
|
else
|
|
|
|
{
|
|
|
|
return ERROR_INVALID_ARGUMENTS;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-06-18 02:09:35 -05:00
|
|
|
int cortex_m3_store_core_reg_u32(struct target_s *target, enum armv7m_regtype type, uint32_t num, uint32_t value)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
int retval;
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t reg;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2007-06-14 09:48:22 -05:00
|
|
|
|
2008-04-26 11:40:54 -05:00
|
|
|
#ifdef ARMV7_GDB_HACKS
|
|
|
|
/* If the LR register is being modified, make sure it will put us
|
|
|
|
* in "thumb" mode, or an INVSTATE exception will occur. This is a
|
|
|
|
* hack to deal with the fact that gdb will sometimes "forge"
|
|
|
|
* return addresses, and doesn't set the LSB correctly (i.e., when
|
2009-06-23 17:42:54 -05:00
|
|
|
* printing expressions containing function calls, it sets LR = 0.) */
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-04-26 11:40:54 -05:00
|
|
|
if (num == 14)
|
|
|
|
value |= 0x01;
|
|
|
|
#endif
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
if ((type == ARMV7M_REGISTER_CORE_GP) && (num <= ARMV7M_PSP))
|
|
|
|
{
|
2009-04-27 03:29:28 -05:00
|
|
|
retval = cortexm3_dap_write_coreregister_u32(swjdp, value, num);
|
2007-06-14 09:48:22 -05:00
|
|
|
if (retval != ERROR_OK)
|
|
|
|
{
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_ERROR("JTAG failure %i", retval);
|
2008-02-06 13:25:42 -06:00
|
|
|
armv7m->core_cache->reg_list[num].dirty = armv7m->core_cache->reg_list[num].valid;
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_JTAG_DEVICE_ERROR;
|
|
|
|
}
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("write core reg %i value 0x%" PRIx32 "", (int)num, value);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
else if (type == ARMV7M_REGISTER_CORE_SP) /* Special purpose core register */
|
|
|
|
{
|
|
|
|
/* write other registers */
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-04-27 03:29:28 -05:00
|
|
|
cortexm3_dap_read_coreregister_u32(swjdp, ®, 20);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-04-10 06:43:48 -05:00
|
|
|
switch (num)
|
|
|
|
{
|
|
|
|
case 19:
|
2009-06-18 02:04:08 -05:00
|
|
|
buf_set_u32((uint8_t*)®, 0, 8, value);
|
2008-04-10 06:43:48 -05:00
|
|
|
break;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-04-10 06:43:48 -05:00
|
|
|
case 20:
|
2009-06-18 02:04:08 -05:00
|
|
|
buf_set_u32((uint8_t*)®, 8, 8, value);
|
2008-04-10 06:43:48 -05:00
|
|
|
break;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-04-10 06:43:48 -05:00
|
|
|
case 21:
|
2009-06-18 02:04:08 -05:00
|
|
|
buf_set_u32((uint8_t*)®, 16, 8, value);
|
2008-04-10 06:43:48 -05:00
|
|
|
break;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-04-10 06:43:48 -05:00
|
|
|
case 22:
|
2009-06-18 02:04:08 -05:00
|
|
|
buf_set_u32((uint8_t*)®, 24, 8, value);
|
2008-04-10 06:43:48 -05:00
|
|
|
break;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-04-27 03:29:28 -05:00
|
|
|
cortexm3_dap_write_coreregister_u32(swjdp, reg, 20);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("write special reg %i value 0x%" PRIx32 " ", (int)num, value);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
2008-03-22 05:30:00 -05:00
|
|
|
else
|
|
|
|
{
|
|
|
|
return ERROR_INVALID_ARGUMENTS;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
|
|
|
return ERROR_OK;
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
|
2009-06-18 02:09:35 -05:00
|
|
|
int cortex_m3_read_memory(struct target_s *target, uint32_t address, uint32_t size, uint32_t count, uint8_t *buffer)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2008-03-11 13:39:43 -05:00
|
|
|
int retval;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* sanitize arguments */
|
|
|
|
if (((size != 4) && (size != 2) && (size != 1)) || (count == 0) || !(buffer))
|
|
|
|
return ERROR_INVALID_ARGUMENTS;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-03-11 13:39:43 -05:00
|
|
|
/* cortex_m3 handles unaligned memory access */
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
switch (size)
|
|
|
|
{
|
|
|
|
case 4:
|
2009-04-27 03:29:28 -05:00
|
|
|
retval = mem_ap_read_buf_u32(swjdp, buffer, 4 * count, address);
|
2007-06-14 09:48:22 -05:00
|
|
|
break;
|
|
|
|
case 2:
|
2009-04-27 03:29:28 -05:00
|
|
|
retval = mem_ap_read_buf_u16(swjdp, buffer, 2 * count, address);
|
2007-06-14 09:48:22 -05:00
|
|
|
break;
|
|
|
|
case 1:
|
2009-04-27 03:29:28 -05:00
|
|
|
retval = mem_ap_read_buf_u8(swjdp, buffer, count, address);
|
2007-06-14 09:48:22 -05:00
|
|
|
break;
|
|
|
|
default:
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_ERROR("BUG: we shouldn't get here");
|
2007-06-14 09:48:22 -05:00
|
|
|
exit(-1);
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-03-11 13:39:43 -05:00
|
|
|
return retval;
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
|
2009-06-18 02:09:35 -05:00
|
|
|
int cortex_m3_write_memory(struct target_s *target, uint32_t address, uint32_t size, uint32_t count, uint8_t *buffer)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2008-03-11 13:39:43 -05:00
|
|
|
int retval;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* sanitize arguments */
|
|
|
|
if (((size != 4) && (size != 2) && (size != 1)) || (count == 0) || !(buffer))
|
|
|
|
return ERROR_INVALID_ARGUMENTS;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
switch (size)
|
|
|
|
{
|
|
|
|
case 4:
|
2009-04-27 03:29:28 -05:00
|
|
|
retval = mem_ap_write_buf_u32(swjdp, buffer, 4 * count, address);
|
2007-06-14 09:48:22 -05:00
|
|
|
break;
|
|
|
|
case 2:
|
2009-04-27 03:29:28 -05:00
|
|
|
retval = mem_ap_write_buf_u16(swjdp, buffer, 2 * count, address);
|
2007-06-14 09:48:22 -05:00
|
|
|
break;
|
|
|
|
case 1:
|
2009-05-31 22:05:42 -05:00
|
|
|
retval = mem_ap_write_buf_u8(swjdp, buffer, count, address);
|
2007-06-14 09:48:22 -05:00
|
|
|
break;
|
|
|
|
default:
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_ERROR("BUG: we shouldn't get here");
|
2007-06-14 09:48:22 -05:00
|
|
|
exit(-1);
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-03-11 13:39:43 -05:00
|
|
|
return retval;
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
|
2009-06-18 02:09:35 -05:00
|
|
|
int cortex_m3_bulk_write_memory(target_t *target, uint32_t address, uint32_t count, uint8_t *buffer)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2008-03-11 13:39:43 -05:00
|
|
|
return cortex_m3_write_memory(target, address, 4, count, buffer);
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
void cortex_m3_build_reg_cache(target_t *target)
|
|
|
|
{
|
|
|
|
armv7m_build_reg_cache(target);
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_init_target(struct command_context_s *cmd_ctx, struct target_s *target)
|
|
|
|
{
|
2008-04-16 02:34:22 -05:00
|
|
|
cortex_m3_build_reg_cache(target);
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2008-08-05 01:18:26 -05:00
|
|
|
int cortex_m3_examine(struct target_s *target)
|
2008-04-16 02:34:22 -05:00
|
|
|
{
|
|
|
|
int retval;
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t cpuid, fpcr, dwtcr, ictr;
|
2007-06-14 09:48:22 -05:00
|
|
|
int i;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* get pointers to arch-specific information */
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-14 04:48:17 -06:00
|
|
|
if ((retval = ahbap_debugport_init(swjdp)) != ERROR_OK)
|
2008-04-16 02:34:22 -05:00
|
|
|
return retval;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-05-31 04:38:43 -05:00
|
|
|
if (!target_was_examined(target))
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2009-05-31 04:38:43 -05:00
|
|
|
target_set_examined(target);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-14 04:48:17 -06:00
|
|
|
/* Read from Device Identification Registers */
|
|
|
|
if ((retval = target_read_u32(target, CPUID, &cpuid)) != ERROR_OK)
|
|
|
|
return retval;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-14 04:48:17 -06:00
|
|
|
if (((cpuid >> 4) & 0xc3f) == 0xc23)
|
|
|
|
LOG_DEBUG("CORTEX-M3 processor detected");
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("cpuid: 0x%8.8" PRIx32 "", cpuid);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-14 04:48:17 -06:00
|
|
|
target_read_u32(target, NVIC_ICTR, &ictr);
|
|
|
|
cortex_m3->intlinesnum = (ictr & 0x1F) + 1;
|
|
|
|
cortex_m3->intsetenable = calloc(cortex_m3->intlinesnum, 4);
|
|
|
|
for (i = 0; i < cortex_m3->intlinesnum; i++)
|
|
|
|
{
|
|
|
|
target_read_u32(target, NVIC_ISE0 + 4 * i, cortex_m3->intsetenable + i);
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("interrupt enable[%i] = 0x%8.8" PRIx32 "", i, cortex_m3->intsetenable[i]);
|
2008-11-14 04:48:17 -06:00
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-14 04:48:17 -06:00
|
|
|
/* Setup FPB */
|
|
|
|
target_read_u32(target, FP_CTRL, &fpcr);
|
|
|
|
cortex_m3->auto_bp_type = 1;
|
2008-12-13 06:44:39 -06:00
|
|
|
cortex_m3->fp_num_code = ((fpcr >> 8) & 0x70) | ((fpcr >> 4) & 0xF); /* bits [14:12] and [7:4] */
|
2008-11-14 04:48:17 -06:00
|
|
|
cortex_m3->fp_num_lit = (fpcr >> 8) & 0xF;
|
|
|
|
cortex_m3->fp_code_available = cortex_m3->fp_num_code;
|
|
|
|
cortex_m3->fp_comparator_list = calloc(cortex_m3->fp_num_code + cortex_m3->fp_num_lit, sizeof(cortex_m3_fp_comparator_t));
|
2008-12-12 16:14:21 -06:00
|
|
|
cortex_m3->fpb_enabled = fpcr & 1;
|
2008-11-14 04:48:17 -06:00
|
|
|
for (i = 0; i < cortex_m3->fp_num_code + cortex_m3->fp_num_lit; i++)
|
|
|
|
{
|
|
|
|
cortex_m3->fp_comparator_list[i].type = (i < cortex_m3->fp_num_code) ? FPCR_CODE : FPCR_LITERAL;
|
|
|
|
cortex_m3->fp_comparator_list[i].fpcr_address = FP_COMP0 + 4 * i;
|
|
|
|
}
|
2009-06-20 22:16:14 -05:00
|
|
|
LOG_DEBUG("FPB fpcr 0x%" PRIx32 ", numcode %i, numlit %i", fpcr, cortex_m3->fp_num_code, cortex_m3->fp_num_lit);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-14 04:48:17 -06:00
|
|
|
/* Setup DWT */
|
|
|
|
target_read_u32(target, DWT_CTRL, &dwtcr);
|
|
|
|
cortex_m3->dwt_num_comp = (dwtcr >> 28) & 0xF;
|
|
|
|
cortex_m3->dwt_comp_available = cortex_m3->dwt_num_comp;
|
|
|
|
cortex_m3->dwt_comparator_list = calloc(cortex_m3->dwt_num_comp, sizeof(cortex_m3_dwt_comparator_t));
|
|
|
|
for (i = 0; i < cortex_m3->dwt_num_comp; i++)
|
|
|
|
{
|
|
|
|
cortex_m3->dwt_comparator_list[i].dwt_comparator_address = DWT_COMP0 + 0x10 * i;
|
|
|
|
}
|
2007-06-14 09:48:22 -05:00
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2008-08-05 07:27:18 -05:00
|
|
|
int cortex_m3_quit(void)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-06-18 02:04:08 -05:00
|
|
|
int cortex_m3_dcc_read(swjdp_common_t *swjdp, uint8_t *value, uint8_t *ctrl)
|
2008-01-17 06:45:06 -06:00
|
|
|
{
|
2009-06-18 02:07:59 -05:00
|
|
|
uint16_t dcrdr;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-06-23 17:46:23 -05:00
|
|
|
mem_ap_read_buf_u16(swjdp, (uint8_t*)&dcrdr, 1, DCB_DCRDR);
|
2009-06-18 02:04:08 -05:00
|
|
|
*ctrl = (uint8_t)dcrdr;
|
|
|
|
*value = (uint8_t)(dcrdr >> 8);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-03-25 10:45:17 -05:00
|
|
|
LOG_DEBUG("data 0x%x ctrl 0x%x", *value, *ctrl);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-01-17 06:45:06 -06:00
|
|
|
/* write ack back to software dcc register
|
|
|
|
* signify we have read data */
|
2008-02-29 12:52:05 -06:00
|
|
|
if (dcrdr & (1 << 0))
|
|
|
|
{
|
|
|
|
dcrdr = 0;
|
2009-06-23 17:46:23 -05:00
|
|
|
mem_ap_write_buf_u16(swjdp, (uint8_t*)&dcrdr, 1, DCB_DCRDR);
|
2008-02-29 12:52:05 -06:00
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-01-17 06:45:06 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2009-06-18 02:09:35 -05:00
|
|
|
int cortex_m3_target_request_data(target_t *target, uint32_t size, uint8_t *buffer)
|
2008-01-17 06:45:06 -06:00
|
|
|
{
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2009-06-18 02:04:08 -05:00
|
|
|
uint8_t data;
|
|
|
|
uint8_t ctrl;
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t i;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-01-17 06:45:06 -06:00
|
|
|
for (i = 0; i < (size * 4); i++)
|
|
|
|
{
|
|
|
|
cortex_m3_dcc_read(swjdp, &data, &ctrl);
|
|
|
|
buffer[i] = data;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-01-17 06:45:06 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_handle_target_request(void *priv)
|
|
|
|
{
|
|
|
|
target_t *target = priv;
|
2009-05-31 04:38:43 -05:00
|
|
|
if (!target_was_examined(target))
|
2008-04-13 07:08:06 -05:00
|
|
|
return ERROR_OK;
|
2008-01-17 06:45:06 -06:00
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
2009-04-27 03:29:28 -05:00
|
|
|
swjdp_common_t *swjdp = &armv7m->swjdp_info;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-01-17 06:45:06 -06:00
|
|
|
if (!target->dbg_msg_enabled)
|
|
|
|
return ERROR_OK;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-01-17 06:45:06 -06:00
|
|
|
if (target->state == TARGET_RUNNING)
|
|
|
|
{
|
2009-06-18 02:04:08 -05:00
|
|
|
uint8_t data;
|
|
|
|
uint8_t ctrl;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-01-17 06:45:06 -06:00
|
|
|
cortex_m3_dcc_read(swjdp, &data, &ctrl);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-01-17 06:45:06 -06:00
|
|
|
/* check if we have data */
|
2008-02-29 12:52:05 -06:00
|
|
|
if (ctrl & (1 << 0))
|
2008-01-17 06:45:06 -06:00
|
|
|
{
|
2009-06-18 02:09:35 -05:00
|
|
|
uint32_t request;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-02-29 12:52:05 -06:00
|
|
|
/* we assume target is quick enough */
|
2008-01-17 06:45:06 -06:00
|
|
|
request = data;
|
|
|
|
cortex_m3_dcc_read(swjdp, &data, &ctrl);
|
|
|
|
request |= (data << 8);
|
|
|
|
cortex_m3_dcc_read(swjdp, &data, &ctrl);
|
|
|
|
request |= (data << 16);
|
|
|
|
cortex_m3_dcc_read(swjdp, &data, &ctrl);
|
|
|
|
request |= (data << 24);
|
|
|
|
target_request(target, request);
|
|
|
|
}
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-01-17 06:45:06 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2008-12-13 06:44:39 -06:00
|
|
|
int cortex_m3_init_arch_info(target_t *target, cortex_m3_common_t *cortex_m3, jtag_tap_t *tap)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2009-06-02 16:06:12 -05:00
|
|
|
int retval;
|
2007-06-14 09:48:22 -05:00
|
|
|
armv7m_common_t *armv7m;
|
|
|
|
armv7m = &cortex_m3->armv7m;
|
|
|
|
|
2009-06-02 16:06:12 -05:00
|
|
|
armv7m_init_arch_info(target, armv7m);
|
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
/* prepare JTAG information for the new target */
|
2008-11-30 16:25:43 -06:00
|
|
|
cortex_m3->jtag_info.tap = tap;
|
2007-06-14 09:48:22 -05:00
|
|
|
cortex_m3->jtag_info.scann_size = 4;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-04-27 03:29:28 -05:00
|
|
|
armv7m->swjdp_info.dp_select_value = -1;
|
|
|
|
armv7m->swjdp_info.ap_csw_value = -1;
|
|
|
|
armv7m->swjdp_info.ap_tar_value = -1;
|
|
|
|
armv7m->swjdp_info.jtag_info = &cortex_m3->jtag_info;
|
2009-06-02 16:06:12 -05:00
|
|
|
armv7m->swjdp_info.memaccess_tck = 8;
|
2009-06-23 17:41:13 -05:00
|
|
|
armv7m->swjdp_info.tar_autoincr_block = (1 << 12); /* Cortex-M3 has 4096 bytes autoincrement range */
|
2007-06-14 09:48:22 -05:00
|
|
|
|
|
|
|
/* initialize arch-specific breakpoint handling */
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
cortex_m3->common_magic = CORTEX_M3_COMMON_MAGIC;
|
|
|
|
cortex_m3->arch_info = NULL;
|
|
|
|
|
|
|
|
/* register arch-specific functions */
|
|
|
|
armv7m->examine_debug_reason = cortex_m3_examine_debug_reason;
|
|
|
|
|
|
|
|
armv7m->pre_debug_entry = NULL;
|
|
|
|
armv7m->post_debug_entry = NULL;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
armv7m->pre_restore_context = NULL;
|
|
|
|
armv7m->post_restore_context = NULL;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
armv7m->arch_info = cortex_m3;
|
|
|
|
armv7m->load_core_reg_u32 = cortex_m3_load_core_reg_u32;
|
|
|
|
armv7m->store_core_reg_u32 = cortex_m3_store_core_reg_u32;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-01-17 06:45:06 -06:00
|
|
|
target_register_timer_callback(cortex_m3_handle_target_request, 1, 1, target);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2009-06-02 16:06:12 -05:00
|
|
|
if ((retval = arm_jtag_setup_connection(&cortex_m3->jtag_info)) != ERROR_OK)
|
|
|
|
{
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
2008-09-01 02:20:21 -05:00
|
|
|
int cortex_m3_target_create(struct target_s *target, Jim_Interp *interp)
|
2007-06-14 09:48:22 -05:00
|
|
|
{
|
2008-09-01 02:20:21 -05:00
|
|
|
cortex_m3_common_t *cortex_m3 = calloc(1,sizeof(cortex_m3_common_t));
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-12-13 06:44:39 -06:00
|
|
|
cortex_m3_init_arch_info(target, cortex_m3, target->tap);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
int cortex_m3_register_commands(struct command_context_s *cmd_ctx)
|
|
|
|
{
|
|
|
|
int retval;
|
2008-11-21 08:27:47 -06:00
|
|
|
command_t *cortex_m3_cmd;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
retval = armv7m_register_commands(cmd_ctx);
|
2009-05-31 22:05:42 -05:00
|
|
|
|
|
|
|
cortex_m3_cmd = register_command(cmd_ctx, NULL, "cortex_m3", NULL, COMMAND_ANY, "cortex_m3 specific commands");
|
2008-11-21 08:27:47 -06:00
|
|
|
register_command(cmd_ctx, cortex_m3_cmd, "maskisr", handle_cortex_m3_mask_interrupts_command, COMMAND_EXEC, "mask cortex_m3 interrupts ['on'|'off']");
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2007-06-14 09:48:22 -05:00
|
|
|
return retval;
|
|
|
|
}
|
2008-11-21 08:27:47 -06:00
|
|
|
|
|
|
|
int handle_cortex_m3_mask_interrupts_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
|
|
|
|
{
|
|
|
|
target_t *target = get_current_target(cmd_ctx);
|
|
|
|
armv7m_common_t *armv7m = target->arch_info;
|
|
|
|
cortex_m3_common_t *cortex_m3 = armv7m->arch_info;
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-21 08:27:47 -06:00
|
|
|
if (target->state != TARGET_HALTED)
|
|
|
|
{
|
|
|
|
command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
|
|
|
|
return ERROR_OK;
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-21 08:27:47 -06:00
|
|
|
if (argc > 0)
|
|
|
|
{
|
|
|
|
if (!strcmp(args[0], "on"))
|
|
|
|
{
|
2009-06-23 17:45:15 -05:00
|
|
|
cortex_m3_write_debug_halt_mask(target, C_HALT | C_MASKINTS, 0);
|
2008-11-21 08:27:47 -06:00
|
|
|
}
|
|
|
|
else if (!strcmp(args[0], "off"))
|
|
|
|
{
|
|
|
|
cortex_m3_write_debug_halt_mask(target, C_HALT, C_MASKINTS);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
command_print(cmd_ctx, "usage: cortex_m3 maskisr ['on'|'off']");
|
|
|
|
}
|
|
|
|
}
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-21 08:27:47 -06:00
|
|
|
command_print(cmd_ctx, "cortex_m3 interrupt mask %s",
|
|
|
|
(cortex_m3->dcb_dhcsr & C_MASKINTS) ? "on" : "off");
|
2009-05-31 22:05:42 -05:00
|
|
|
|
2008-11-21 08:27:47 -06:00
|
|
|
return ERROR_OK;
|
|
|
|
}
|