mirror of https://github.com/YosysHQ/yosys.git
47 lines
1.6 KiB
Plaintext
47 lines
1.6 KiB
Plaintext
read_verilog mux.v
|
|
design -save read
|
|
|
|
hierarchy -top mux2
|
|
proc
|
|
equiv_opt -assert -map +/ecp5/cells_sim.v synth_ecp5 # equivalency check
|
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
|
cd mux2 # Constrain all select calls below inside the top module
|
|
select -assert-count 1 t:LUT4
|
|
select -assert-none t:LUT4 %% t:* %D
|
|
|
|
design -load read
|
|
hierarchy -top mux4
|
|
proc
|
|
equiv_opt -assert -map +/ecp5/cells_sim.v synth_ecp5 # equivalency check
|
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
|
cd mux4 # Constrain all select calls below inside the top module
|
|
select -assert-count 1 t:L6MUX21
|
|
select -assert-count 4 t:LUT4
|
|
select -assert-count 2 t:PFUMX
|
|
|
|
select -assert-none t:LUT4 t:L6MUX21 t:PFUMX %% t:* %D
|
|
|
|
design -load read
|
|
hierarchy -top mux8
|
|
proc
|
|
equiv_opt -assert -map +/ecp5/cells_sim.v synth_ecp5 # equivalency check
|
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
|
cd mux8 # Constrain all select calls below inside the top module
|
|
select -assert-count 1 t:L6MUX21
|
|
select -assert-count 7 t:LUT4
|
|
select -assert-count 2 t:PFUMX
|
|
|
|
select -assert-none t:LUT4 t:L6MUX21 t:PFUMX %% t:* %D
|
|
|
|
design -load read
|
|
hierarchy -top mux16
|
|
proc
|
|
equiv_opt -assert -map +/ecp5/cells_sim.v synth_ecp5 # equivalency check
|
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
|
cd mux16 # Constrain all select calls below inside the top module
|
|
select -assert-count 8 t:L6MUX21
|
|
select -assert-count 26 t:LUT4
|
|
select -assert-count 12 t:PFUMX
|
|
|
|
select -assert-none t:LUT4 t:L6MUX21 t:PFUMX %% t:* %D
|