mirror of https://github.com/YosysHQ/yosys.git
454 lines
14 KiB
C++
454 lines
14 KiB
C++
/*
|
|
* yosys -- Yosys Open SYnthesis Suite
|
|
*
|
|
* Copyright (C) 2012 Clifford Wolf <clifford@clifford.at>
|
|
*
|
|
* Permission to use, copy, modify, and/or distribute this software for any
|
|
* purpose with or without fee is hereby granted, provided that the above
|
|
* copyright notice and this permission notice appear in all copies.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
|
|
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
|
|
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
|
|
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
|
|
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
|
|
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
|
|
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
|
|
*
|
|
*/
|
|
|
|
#include "kernel/register.h"
|
|
#include "kernel/sigtools.h"
|
|
#include "kernel/log.h"
|
|
#include <stdlib.h>
|
|
#include <stdio.h>
|
|
#include <string.h>
|
|
|
|
extern void simplemap_get_mappers(std::map<RTLIL::IdString, void(*)(RTLIL::Module*, RTLIL::Cell*)> &mappers);
|
|
|
|
static void simplemap_not(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
RTLIL::SigSpec sig_a = cell->getPort("\\A");
|
|
RTLIL::SigSpec sig_y = cell->getPort("\\Y");
|
|
|
|
sig_a.extend(SIZE(sig_y), cell->parameters.at("\\A_SIGNED").as_bool());
|
|
|
|
for (int i = 0; i < SIZE(sig_y); i++) {
|
|
RTLIL::Cell *gate = module->addCell(NEW_ID, "$_INV_");
|
|
gate->setPort("\\A", sig_a[i]);
|
|
gate->setPort("\\Y", sig_y[i]);
|
|
}
|
|
}
|
|
|
|
static void simplemap_pos(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
RTLIL::SigSpec sig_a = cell->getPort("\\A");
|
|
RTLIL::SigSpec sig_y = cell->getPort("\\Y");
|
|
|
|
sig_a.extend(SIZE(sig_y), cell->parameters.at("\\A_SIGNED").as_bool());
|
|
|
|
module->connect(RTLIL::SigSig(sig_y, sig_a));
|
|
}
|
|
|
|
static void simplemap_bu0(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
RTLIL::SigSpec sig_a = cell->getPort("\\A");
|
|
RTLIL::SigSpec sig_y = cell->getPort("\\Y");
|
|
|
|
sig_a.extend_u0(SIZE(sig_y), cell->parameters.at("\\A_SIGNED").as_bool());
|
|
|
|
module->connect(RTLIL::SigSig(sig_y, sig_a));
|
|
}
|
|
|
|
static void simplemap_bitop(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
RTLIL::SigSpec sig_a = cell->getPort("\\A");
|
|
RTLIL::SigSpec sig_b = cell->getPort("\\B");
|
|
RTLIL::SigSpec sig_y = cell->getPort("\\Y");
|
|
|
|
sig_a.extend_u0(SIZE(sig_y), cell->parameters.at("\\A_SIGNED").as_bool());
|
|
sig_b.extend_u0(SIZE(sig_y), cell->parameters.at("\\B_SIGNED").as_bool());
|
|
|
|
if (cell->type == "$xnor")
|
|
{
|
|
RTLIL::SigSpec sig_t = module->addWire(NEW_ID, SIZE(sig_y));
|
|
|
|
for (int i = 0; i < SIZE(sig_y); i++) {
|
|
RTLIL::Cell *gate = module->addCell(NEW_ID, "$_INV_");
|
|
gate->setPort("\\A", sig_t[i]);
|
|
gate->setPort("\\Y", sig_y[i]);
|
|
}
|
|
|
|
sig_y = sig_t;
|
|
}
|
|
|
|
std::string gate_type;
|
|
if (cell->type == "$and") gate_type = "$_AND_";
|
|
if (cell->type == "$or") gate_type = "$_OR_";
|
|
if (cell->type == "$xor") gate_type = "$_XOR_";
|
|
if (cell->type == "$xnor") gate_type = "$_XOR_";
|
|
log_assert(!gate_type.empty());
|
|
|
|
for (int i = 0; i < SIZE(sig_y); i++) {
|
|
RTLIL::Cell *gate = module->addCell(NEW_ID, gate_type);
|
|
gate->setPort("\\A", sig_a[i]);
|
|
gate->setPort("\\B", sig_b[i]);
|
|
gate->setPort("\\Y", sig_y[i]);
|
|
}
|
|
}
|
|
|
|
static void simplemap_reduce(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
RTLIL::SigSpec sig_a = cell->getPort("\\A");
|
|
RTLIL::SigSpec sig_y = cell->getPort("\\Y");
|
|
|
|
if (sig_y.size() == 0)
|
|
return;
|
|
|
|
if (sig_a.size() == 0) {
|
|
if (cell->type == "$reduce_and") module->connect(RTLIL::SigSig(sig_y, RTLIL::SigSpec(1, sig_y.size())));
|
|
if (cell->type == "$reduce_or") module->connect(RTLIL::SigSig(sig_y, RTLIL::SigSpec(0, sig_y.size())));
|
|
if (cell->type == "$reduce_xor") module->connect(RTLIL::SigSig(sig_y, RTLIL::SigSpec(0, sig_y.size())));
|
|
if (cell->type == "$reduce_xnor") module->connect(RTLIL::SigSig(sig_y, RTLIL::SigSpec(1, sig_y.size())));
|
|
if (cell->type == "$reduce_bool") module->connect(RTLIL::SigSig(sig_y, RTLIL::SigSpec(0, sig_y.size())));
|
|
return;
|
|
}
|
|
|
|
if (sig_y.size() > 1) {
|
|
module->connect(RTLIL::SigSig(sig_y.extract(1, sig_y.size()-1), RTLIL::SigSpec(0, sig_y.size()-1)));
|
|
sig_y = sig_y.extract(0, 1);
|
|
}
|
|
|
|
std::string gate_type;
|
|
if (cell->type == "$reduce_and") gate_type = "$_AND_";
|
|
if (cell->type == "$reduce_or") gate_type = "$_OR_";
|
|
if (cell->type == "$reduce_xor") gate_type = "$_XOR_";
|
|
if (cell->type == "$reduce_xnor") gate_type = "$_XOR_";
|
|
if (cell->type == "$reduce_bool") gate_type = "$_OR_";
|
|
log_assert(!gate_type.empty());
|
|
|
|
RTLIL::Cell *last_output_cell = NULL;
|
|
|
|
while (sig_a.size() > 1)
|
|
{
|
|
RTLIL::SigSpec sig_t = module->addWire(NEW_ID, sig_a.size() / 2);
|
|
|
|
for (int i = 0; i < sig_a.size(); i += 2)
|
|
{
|
|
if (i+1 == sig_a.size()) {
|
|
sig_t.append(sig_a[i]);
|
|
continue;
|
|
}
|
|
|
|
RTLIL::Cell *gate = module->addCell(NEW_ID, gate_type);
|
|
gate->setPort("\\A", sig_a[i]);
|
|
gate->setPort("\\B", sig_a[i+1]);
|
|
gate->setPort("\\Y", sig_t[i/2]);
|
|
last_output_cell = gate;
|
|
}
|
|
|
|
sig_a = sig_t;
|
|
}
|
|
|
|
if (cell->type == "$reduce_xnor") {
|
|
RTLIL::SigSpec sig_t = module->addWire(NEW_ID);
|
|
RTLIL::Cell *gate = module->addCell(NEW_ID, "$_INV_");
|
|
gate->setPort("\\A", sig_a);
|
|
gate->setPort("\\Y", sig_t);
|
|
last_output_cell = gate;
|
|
sig_a = sig_t;
|
|
}
|
|
|
|
if (last_output_cell == NULL) {
|
|
module->connect(RTLIL::SigSig(sig_y, sig_a));
|
|
} else {
|
|
last_output_cell->setPort("\\Y", sig_y);
|
|
}
|
|
}
|
|
|
|
static void logic_reduce(RTLIL::Module *module, RTLIL::SigSpec &sig)
|
|
{
|
|
while (sig.size() > 1)
|
|
{
|
|
RTLIL::SigSpec sig_t = module->addWire(NEW_ID, sig.size() / 2);
|
|
|
|
for (int i = 0; i < sig.size(); i += 2)
|
|
{
|
|
if (i+1 == sig.size()) {
|
|
sig_t.append(sig[i]);
|
|
continue;
|
|
}
|
|
|
|
RTLIL::Cell *gate = module->addCell(NEW_ID, "$_OR_");
|
|
gate->setPort("\\A", sig[i]);
|
|
gate->setPort("\\B", sig[i+1]);
|
|
gate->setPort("\\Y", sig_t[i/2]);
|
|
}
|
|
|
|
sig = sig_t;
|
|
}
|
|
|
|
if (sig.size() == 0)
|
|
sig = RTLIL::SigSpec(0, 1);
|
|
}
|
|
|
|
static void simplemap_lognot(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
RTLIL::SigSpec sig_a = cell->getPort("\\A");
|
|
logic_reduce(module, sig_a);
|
|
|
|
RTLIL::SigSpec sig_y = cell->getPort("\\Y");
|
|
|
|
if (sig_y.size() == 0)
|
|
return;
|
|
|
|
if (sig_y.size() > 1) {
|
|
module->connect(RTLIL::SigSig(sig_y.extract(1, sig_y.size()-1), RTLIL::SigSpec(0, sig_y.size()-1)));
|
|
sig_y = sig_y.extract(0, 1);
|
|
}
|
|
|
|
RTLIL::Cell *gate = module->addCell(NEW_ID, "$_INV_");
|
|
gate->setPort("\\A", sig_a);
|
|
gate->setPort("\\Y", sig_y);
|
|
}
|
|
|
|
static void simplemap_logbin(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
RTLIL::SigSpec sig_a = cell->getPort("\\A");
|
|
logic_reduce(module, sig_a);
|
|
|
|
RTLIL::SigSpec sig_b = cell->getPort("\\B");
|
|
logic_reduce(module, sig_b);
|
|
|
|
RTLIL::SigSpec sig_y = cell->getPort("\\Y");
|
|
|
|
if (sig_y.size() == 0)
|
|
return;
|
|
|
|
if (sig_y.size() > 1) {
|
|
module->connect(RTLIL::SigSig(sig_y.extract(1, sig_y.size()-1), RTLIL::SigSpec(0, sig_y.size()-1)));
|
|
sig_y = sig_y.extract(0, 1);
|
|
}
|
|
|
|
std::string gate_type;
|
|
if (cell->type == "$logic_and") gate_type = "$_AND_";
|
|
if (cell->type == "$logic_or") gate_type = "$_OR_";
|
|
log_assert(!gate_type.empty());
|
|
|
|
RTLIL::Cell *gate = module->addCell(NEW_ID, gate_type);
|
|
gate->setPort("\\A", sig_a);
|
|
gate->setPort("\\B", sig_b);
|
|
gate->setPort("\\Y", sig_y);
|
|
}
|
|
|
|
static void simplemap_mux(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
RTLIL::SigSpec sig_a = cell->getPort("\\A");
|
|
RTLIL::SigSpec sig_b = cell->getPort("\\B");
|
|
RTLIL::SigSpec sig_y = cell->getPort("\\Y");
|
|
|
|
for (int i = 0; i < SIZE(sig_y); i++) {
|
|
RTLIL::Cell *gate = module->addCell(NEW_ID, "$_MUX_");
|
|
gate->setPort("\\A", sig_a[i]);
|
|
gate->setPort("\\B", sig_b[i]);
|
|
gate->setPort("\\S", cell->getPort("\\S"));
|
|
gate->setPort("\\Y", sig_y[i]);
|
|
}
|
|
}
|
|
|
|
static void simplemap_slice(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
int offset = cell->parameters.at("\\OFFSET").as_int();
|
|
RTLIL::SigSpec sig_a = cell->getPort("\\A");
|
|
RTLIL::SigSpec sig_y = cell->getPort("\\Y");
|
|
module->connect(RTLIL::SigSig(sig_y, sig_a.extract(offset, sig_y.size())));
|
|
}
|
|
|
|
static void simplemap_concat(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
RTLIL::SigSpec sig_ab = cell->getPort("\\A");
|
|
sig_ab.append(cell->getPort("\\B"));
|
|
RTLIL::SigSpec sig_y = cell->getPort("\\Y");
|
|
module->connect(RTLIL::SigSig(sig_y, sig_ab));
|
|
}
|
|
|
|
static void simplemap_sr(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
int width = cell->parameters.at("\\WIDTH").as_int();
|
|
char set_pol = cell->parameters.at("\\SET_POLARITY").as_bool() ? 'P' : 'N';
|
|
char clr_pol = cell->parameters.at("\\CLR_POLARITY").as_bool() ? 'P' : 'N';
|
|
|
|
RTLIL::SigSpec sig_s = cell->getPort("\\SET");
|
|
RTLIL::SigSpec sig_r = cell->getPort("\\CLR");
|
|
RTLIL::SigSpec sig_q = cell->getPort("\\Q");
|
|
|
|
std::string gate_type = stringf("$_SR_%c%c_", set_pol, clr_pol);
|
|
|
|
for (int i = 0; i < width; i++) {
|
|
RTLIL::Cell *gate = module->addCell(NEW_ID, gate_type);
|
|
gate->setPort("\\S", sig_s[i]);
|
|
gate->setPort("\\R", sig_r[i]);
|
|
gate->setPort("\\Q", sig_q[i]);
|
|
}
|
|
}
|
|
|
|
static void simplemap_dff(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
int width = cell->parameters.at("\\WIDTH").as_int();
|
|
char clk_pol = cell->parameters.at("\\CLK_POLARITY").as_bool() ? 'P' : 'N';
|
|
|
|
RTLIL::SigSpec sig_clk = cell->getPort("\\CLK");
|
|
RTLIL::SigSpec sig_d = cell->getPort("\\D");
|
|
RTLIL::SigSpec sig_q = cell->getPort("\\Q");
|
|
|
|
std::string gate_type = stringf("$_DFF_%c_", clk_pol);
|
|
|
|
for (int i = 0; i < width; i++) {
|
|
RTLIL::Cell *gate = module->addCell(NEW_ID, gate_type);
|
|
gate->setPort("\\C", sig_clk);
|
|
gate->setPort("\\D", sig_d[i]);
|
|
gate->setPort("\\Q", sig_q[i]);
|
|
}
|
|
}
|
|
|
|
static void simplemap_dffsr(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
int width = cell->parameters.at("\\WIDTH").as_int();
|
|
char clk_pol = cell->parameters.at("\\CLK_POLARITY").as_bool() ? 'P' : 'N';
|
|
char set_pol = cell->parameters.at("\\SET_POLARITY").as_bool() ? 'P' : 'N';
|
|
char clr_pol = cell->parameters.at("\\CLR_POLARITY").as_bool() ? 'P' : 'N';
|
|
|
|
RTLIL::SigSpec sig_clk = cell->getPort("\\CLK");
|
|
RTLIL::SigSpec sig_s = cell->getPort("\\SET");
|
|
RTLIL::SigSpec sig_r = cell->getPort("\\CLR");
|
|
RTLIL::SigSpec sig_d = cell->getPort("\\D");
|
|
RTLIL::SigSpec sig_q = cell->getPort("\\Q");
|
|
|
|
std::string gate_type = stringf("$_DFFSR_%c%c%c_", clk_pol, set_pol, clr_pol);
|
|
|
|
for (int i = 0; i < width; i++) {
|
|
RTLIL::Cell *gate = module->addCell(NEW_ID, gate_type);
|
|
gate->setPort("\\C", sig_clk);
|
|
gate->setPort("\\S", sig_s[i]);
|
|
gate->setPort("\\R", sig_r[i]);
|
|
gate->setPort("\\D", sig_d[i]);
|
|
gate->setPort("\\Q", sig_q[i]);
|
|
}
|
|
}
|
|
|
|
static void simplemap_adff(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
int width = cell->parameters.at("\\WIDTH").as_int();
|
|
char clk_pol = cell->parameters.at("\\CLK_POLARITY").as_bool() ? 'P' : 'N';
|
|
char rst_pol = cell->parameters.at("\\ARST_POLARITY").as_bool() ? 'P' : 'N';
|
|
|
|
std::vector<RTLIL::State> rst_val = cell->parameters.at("\\ARST_VALUE").bits;
|
|
while (int(rst_val.size()) < width)
|
|
rst_val.push_back(RTLIL::State::S0);
|
|
|
|
RTLIL::SigSpec sig_clk = cell->getPort("\\CLK");
|
|
RTLIL::SigSpec sig_rst = cell->getPort("\\ARST");
|
|
RTLIL::SigSpec sig_d = cell->getPort("\\D");
|
|
RTLIL::SigSpec sig_q = cell->getPort("\\Q");
|
|
|
|
std::string gate_type_0 = stringf("$_DFF_%c%c0_", clk_pol, rst_pol);
|
|
std::string gate_type_1 = stringf("$_DFF_%c%c1_", clk_pol, rst_pol);
|
|
|
|
for (int i = 0; i < width; i++) {
|
|
RTLIL::Cell *gate = module->addCell(NEW_ID, rst_val.at(i) == RTLIL::State::S1 ? gate_type_1 : gate_type_0);
|
|
gate->setPort("\\C", sig_clk);
|
|
gate->setPort("\\R", sig_rst);
|
|
gate->setPort("\\D", sig_d[i]);
|
|
gate->setPort("\\Q", sig_q[i]);
|
|
}
|
|
}
|
|
|
|
static void simplemap_dlatch(RTLIL::Module *module, RTLIL::Cell *cell)
|
|
{
|
|
int width = cell->parameters.at("\\WIDTH").as_int();
|
|
char en_pol = cell->parameters.at("\\EN_POLARITY").as_bool() ? 'P' : 'N';
|
|
|
|
RTLIL::SigSpec sig_en = cell->getPort("\\EN");
|
|
RTLIL::SigSpec sig_d = cell->getPort("\\D");
|
|
RTLIL::SigSpec sig_q = cell->getPort("\\Q");
|
|
|
|
std::string gate_type = stringf("$_DLATCH_%c_", en_pol);
|
|
|
|
for (int i = 0; i < width; i++) {
|
|
RTLIL::Cell *gate = module->addCell(NEW_ID, gate_type);
|
|
gate->setPort("\\E", sig_en);
|
|
gate->setPort("\\D", sig_d[i]);
|
|
gate->setPort("\\Q", sig_q[i]);
|
|
}
|
|
}
|
|
|
|
void simplemap_get_mappers(std::map<RTLIL::IdString, void(*)(RTLIL::Module*, RTLIL::Cell*)> &mappers)
|
|
{
|
|
mappers["$not"] = simplemap_not;
|
|
mappers["$pos"] = simplemap_pos;
|
|
mappers["$bu0"] = simplemap_bu0;
|
|
mappers["$and"] = simplemap_bitop;
|
|
mappers["$or"] = simplemap_bitop;
|
|
mappers["$xor"] = simplemap_bitop;
|
|
mappers["$xnor"] = simplemap_bitop;
|
|
mappers["$reduce_and"] = simplemap_reduce;
|
|
mappers["$reduce_or"] = simplemap_reduce;
|
|
mappers["$reduce_xor"] = simplemap_reduce;
|
|
mappers["$reduce_xnor"] = simplemap_reduce;
|
|
mappers["$reduce_bool"] = simplemap_reduce;
|
|
mappers["$logic_not"] = simplemap_lognot;
|
|
mappers["$logic_and"] = simplemap_logbin;
|
|
mappers["$logic_or"] = simplemap_logbin;
|
|
mappers["$mux"] = simplemap_mux;
|
|
mappers["$slice"] = simplemap_slice;
|
|
mappers["$concat"] = simplemap_concat;
|
|
mappers["$sr"] = simplemap_sr;
|
|
mappers["$dff"] = simplemap_dff;
|
|
mappers["$dffsr"] = simplemap_dffsr;
|
|
mappers["$adff"] = simplemap_adff;
|
|
mappers["$dlatch"] = simplemap_dlatch;
|
|
}
|
|
|
|
struct SimplemapPass : public Pass {
|
|
SimplemapPass() : Pass("simplemap", "mapping simple coarse-grain cells") { }
|
|
virtual void help()
|
|
{
|
|
// |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|
|
|
log("\n");
|
|
log(" simplemap [selection]\n");
|
|
log("\n");
|
|
log("This pass maps a small selection of simple coarse-grain cells to yosys gate\n");
|
|
log("primitives. The following internal cell types are mapped by this pass:\n");
|
|
log("\n");
|
|
log(" $not, $pos, $bu0, $and, $or, $xor, $xnor\n");
|
|
log(" $reduce_and, $reduce_or, $reduce_xor, $reduce_xnor, $reduce_bool\n");
|
|
log(" $logic_not, $logic_and, $logic_or, $mux\n");
|
|
log(" $sr, $dff, $dffsr, $adff, $dlatch\n");
|
|
log("\n");
|
|
}
|
|
virtual void execute(std::vector<std::string> args, RTLIL::Design *design)
|
|
{
|
|
log_header("Executing SIMPLEMAP pass (map simple cells to gate primitives).\n");
|
|
extra_args(args, 1, design);
|
|
|
|
std::map<RTLIL::IdString, void(*)(RTLIL::Module*, RTLIL::Cell*)> mappers;
|
|
simplemap_get_mappers(mappers);
|
|
|
|
for (auto mod : design->modules()) {
|
|
if (!design->selected(mod))
|
|
continue;
|
|
std::vector<RTLIL::Cell*> cells = mod->cells();
|
|
for (auto cell : cells) {
|
|
if (mappers.count(cell->type) == 0)
|
|
continue;
|
|
if (!design->selected(mod, cell))
|
|
continue;
|
|
log("Mapping %s.%s (%s).\n", log_id(mod), log_id(cell), log_id(cell->type));
|
|
mappers.at(cell->type)(mod, cell);
|
|
mod->remove(cell);
|
|
}
|
|
}
|
|
}
|
|
} SimplemapPass;
|
|
|