mirror of https://github.com/YosysHQ/yosys.git
20 lines
614 B
Plaintext
20 lines
614 B
Plaintext
read_verilog ../common/fsm.v
|
|
hierarchy -top fsm
|
|
proc
|
|
flatten
|
|
|
|
equiv_opt -run :prove -map +/fabulous/prims.v synth_fabulous
|
|
async2sync
|
|
miter -equiv -make_assert -flatten gold gate miter
|
|
stat
|
|
sat -verify -prove-asserts -show-public -set-at 1 in_reset 1 -seq 20 -prove-skip 1 miter
|
|
|
|
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
|
|
cd fsm # Constrain all select calls below inside the top module
|
|
|
|
select -assert-count 6 t:LUTFF
|
|
select -assert-max 4 t:LUT2
|
|
select -assert-max 2 t:LUT3
|
|
select -assert-max 9 t:LUT4
|
|
select -assert-none t:LUT2 t:LUT3 t:LUT4 t:LUTFF %% t:* %D
|