mirror of https://github.com/YosysHQ/yosys.git
36 lines
1.0 KiB
Verilog
36 lines
1.0 KiB
Verilog
`default_nettype none
|
|
module sync_rom #(parameter DATA_WIDTH=8, ADDRESS_WIDTH=10)
|
|
(input wire clk,
|
|
input wire [ADDRESS_WIDTH-1:0] address_in,
|
|
output wire [DATA_WIDTH-1:0] data_out);
|
|
|
|
localparam WORD = (DATA_WIDTH-1);
|
|
localparam DEPTH = (2**ADDRESS_WIDTH-1);
|
|
|
|
reg [WORD:0] data_out_r;
|
|
reg [WORD:0] memory [0:DEPTH];
|
|
|
|
integer i,j;
|
|
// Initialize in initial block as a workaround for
|
|
// https://github.com/YosysHQ/yosys/issues/4792
|
|
initial begin
|
|
j = 64'hF4B1CA8127865242;
|
|
for (i = 0; i <= DEPTH; i++) begin
|
|
// In case this ROM will be implemented in fabric: fill the memory with some data
|
|
// uncorrelated with the address, or Yosys might see through the ruse and e.g. not
|
|
// emit any LUTs at all for `memory[i] = i;`, just a latch.
|
|
memory[i] = j * 64'h2545F4914F6CDD1D;
|
|
j = j ^ (j >> 12);
|
|
j = j ^ (j << 25);
|
|
j = j ^ (j >> 27);
|
|
end
|
|
end
|
|
|
|
always @(posedge clk) begin
|
|
data_out_r <= memory[address_in];
|
|
end
|
|
|
|
assign data_out = data_out_r;
|
|
|
|
endmodule // sync_rom
|