read_verilog -icells <, 3, 3, 1) `BIOP(logic_ge, >=, 3, 3, 1) `UNOP(pos, +, 3) `UNOP(neg, ~, 3) `UNOP_REDUCE(logic_not, !, 3) `UNOP_REDUCE(reduce_and, &, 3) `UNOP_REDUCE(reduce_or, |, 3) `UNOP_REDUCE(reduce_xor, ^, 3) `UNOP_REDUCE(reduce_xnor, ~^, 3) wire [3:0] mux_a, mux_b, mux_s, mux_y; assign mux_y = mux_s ? mux_b : mux_a; endmodule EOF expose -input c:* %ci* w:* %i expose c:* %co* w:* %i copy test gold aigmap test select -assert-none test/t:$_AND_ test/t:$_NOT_ %% test/c:* %D miter -equiv -flatten gold test miter sat -verify -prove trigger 0 miter design -reset read_verilog <