/* * yosys -- Yosys Open SYnthesis Suite * * Copyright (C) 2012 Claire Xenia Wolf * * Permission to use, copy, modify, and/or distribute this software for any * purpose with or without fee is hereby granted, provided that the above * copyright notice and this permission notice appear in all copies. * * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. * */ #include "kernel/yosys.h" #include "kernel/sigtools.h" USING_YOSYS_NAMESPACE PRIVATE_NAMESPACE_BEGIN bool did_something; // scratchpad configurations for pmgen int shiftadd_max_ratio; #include "passes/pmgen/peepopt_pm.h" struct PeepoptPass : public Pass { PeepoptPass() : Pass("peepopt", "collection of peephole optimizers") { } void help() override { // |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---| log("\n"); log(" peepopt [options] [selection]\n"); log("\n"); log("This pass applies a collection of peephole optimizers to the current design.\n"); log("\n"); log("This pass employs the following rules by default:\n"); log("\n"); log(" * muldiv - Replace (A*B)/B with A\n"); log("\n"); log(" * shiftmul - Replace A>>(B*C) with A'>>(B<>(B+D) with (A'>>D)>>(B) where D is constant and\n"); log(" A' is derived from A by padding or cutting inaccessible bits.\n"); log(" Scratchpad: 'peepopt.shiftadd.max_data_multiple' (default: 2)\n"); log(" limits the amount of padding to a multiple of the data, \n"); log(" to avoid high resource usage from large temporary MUX trees.\n"); log("\n"); log("If -formalclk is specified it instead employs the following rules:\n"); log("\n"); log(" * clockgateff - Replace latch based clock gating patterns with a flip-flop\n"); log(" based pattern to prevent combinational paths from the\n"); log(" output to the enable input after running clk2fflogic.\n"); log("\n"); } void execute(std::vector args, RTLIL::Design *design) override { log_header(design, "Executing PEEPOPT pass (run peephole optimizers).\n"); bool formalclk = false; size_t argidx; for (argidx = 1; argidx < args.size(); argidx++) { if (args[argidx] == "-formalclk") { formalclk = true; continue; } break; } extra_args(args, argidx, design); // limit the padding from shiftadd to a multiple of the input data // during techmap it creates (#data + #padding) * log(shift) $_MUX_ cells // 2x implies there is a constant shift larger than the input-data which should be extremely rare shiftadd_max_ratio = design->scratchpad_get_int("peepopt.shiftadd.max_data_multiple", 2); for (auto module : design->selected_modules()) { did_something = true; while (did_something) { did_something = false; peepopt_pm pm(module); pm.setup(module->selected_cells()); if (formalclk) { pm.run_formal_clockgateff(); } else { pm.run_shiftadd(); pm.run_shiftmul_right(); pm.run_shiftmul_left(); pm.run_muldiv(); } } } } } PeepoptPass; PRIVATE_NAMESPACE_END