Eddie Hung
|
02973474df
|
Remove extra newline
|
2019-06-03 20:04:47 -07:00 |
Eddie Hung
|
0ad50332d9
|
Execute techmap and arith_map simultaneously
|
2019-06-03 19:36:09 -07:00 |
Eddie Hung
|
99a3fee8f4
|
Add "min bits" and "min wports" to xilinx dram rules
|
2019-05-23 11:32:28 -07:00 |
Clifford Wolf
|
04ef222cfb
|
Add "stat -tech xilinx"
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-05-11 09:24:52 +02:00 |
Clifford Wolf
|
09467bb9a3
|
Add "synth_xilinx -arch"
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-05-07 15:04:36 +02:00 |
Eddie Hung
|
c2e29ab809
|
Rename cells_map.v to prevent clash with ff_map.v
|
2019-05-03 14:40:32 -07:00 |
Eddie Hung
|
d394b9301b
|
Back to passing all xc7srl tests!
|
2019-05-01 18:23:21 -07:00 |
Eddie Hung
|
31ff0d8ef5
|
Merge remote-tracking branch 'origin/master' into eddie/synth_xilinx_fine
|
2019-05-01 18:09:38 -07:00 |
Eddie Hung
|
e97178a888
|
WIP
|
2019-04-28 12:51:00 -07:00 |
Eddie Hung
|
af840bbc63
|
Move neg-pol to pos-pol mapping from ff_map to cells_map.v
|
2019-04-28 12:36:04 -07:00 |
Eddie Hung
|
d855683917
|
Revert synth_xilinx 'fine' label more to how it used to be...
|
2019-04-26 16:53:16 -07:00 |
Eddie Hung
|
ea0e0722bb
|
Where did this check come from!?!
|
2019-04-26 15:35:34 -07:00 |
Eddie Hung
|
727eec04c5
|
Refactor synth_xilinx to auto-generate doc
|
2019-04-26 14:32:18 -07:00 |
Eddie Hung
|
ec88129a5c
|
Update help message
|
2019-04-22 11:38:23 -07:00 |
Eddie Hung
|
0e76718720
|
Move 'shregmap -tech xilinx' into map_cells
|
2019-04-22 10:45:39 -07:00 |
Eddie Hung
|
e300b1922c
|
Merge remote-tracking branch 'origin/master' into xc7srl
|
2019-04-22 10:36:27 -07:00 |
Clifford Wolf
|
cf1ba46fa0
|
Re-added clean after techmap in synth_xilinx
Signed-off-by: Clifford Wolf <clifford@clifford.at>
|
2019-04-22 09:03:11 +02:00 |
Eddie Hung
|
d342b5b135
|
Tidy up, fix for -nosrl
|
2019-04-21 15:33:03 -07:00 |
Eddie Hung
|
726e2da8f2
|
Merge branch 'map_cells_before_map_luts' into xc7srl
|
2019-04-21 14:28:55 -07:00 |
Eddie Hung
|
a3371e118b
|
Merge branch 'master' into map_cells_before_map_luts
|
2019-04-21 14:24:50 -07:00 |
Eddie Hung
|
ae95aba60a
|
Add comments
|
2019-04-21 14:16:59 -07:00 |
Eddie Hung
|
d99422411f
|
Use new pmux2shiftx from #944, remove my old attempt
|
2019-04-21 14:16:34 -07:00 |
Eddie Hung
|
13ad19482f
|
Merge remote-tracking branch 'origin' into xc7srl
|
2019-04-20 10:41:43 -07:00 |
Eddie Hung
|
6008bb7002
|
Revert "synth_* with -retime option now calls abc with -D 1 as well"
This reverts commit 9a6da9a79a .
|
2019-04-18 07:59:16 -07:00 |
Eddie Hung
|
0642baabbc
|
Merge branch 'master' into eddie/fix_retime
|
2019-04-18 07:57:17 -07:00 |
Keith Rothman
|
1f9235ede5
|
Remove BUFGCTRL, BUFHCE and LUT6_2 from cells_xtra.
Signed-off-by: Keith Rothman <537074+litghost@users.noreply.github.com>
|
2019-04-12 09:35:15 -07:00 |
Eddie Hung
|
9a6da9a79a
|
synth_* with -retime option now calls abc with -D 1 as well
|
2019-04-10 08:32:53 -07:00 |
Keith Rothman
|
e107ccdde8
|
Fix LUT6_2 definition.
Signed-off-by: Keith Rothman <537074+litghost@users.noreply.github.com>
|
2019-04-09 11:43:19 -07:00 |
Keith Rothman
|
5e0339855f
|
Add additional cells sim models for core 7-series primatives.
Signed-off-by: Keith Rothman <537074+litghost@users.noreply.github.com>
|
2019-04-09 09:01:53 -07:00 |
Eddie Hung
|
1d526b7f06
|
Call shregmap twice -- once for variable, another for fixed
|
2019-04-05 17:35:49 -07:00 |
Eddie Hung
|
a5f33b5409
|
Move dffinit til after abc
|
2019-04-05 16:20:43 -07:00 |
Eddie Hung
|
0364a5d811
|
Merge branch 'eddie/fix_retime' into xc7srl
|
2019-04-05 15:46:18 -07:00 |
Eddie Hung
|
9758701574
|
Move techamp t:$_DFF_?N? to before abc call
|
2019-04-05 15:39:05 -07:00 |
Eddie Hung
|
23a6533e98
|
Retry
|
2019-04-05 15:31:54 -07:00 |
Eddie Hung
|
8b6085254a
|
Resolve @daveshah1 comment, update synth_xilinx help
|
2019-04-05 15:15:13 -07:00 |
Eddie Hung
|
ff0912c75e
|
synth_xilinx to techmap FFs after abc call, otherwise -retime fails
|
2019-04-05 14:43:06 -07:00 |
Eddie Hung
|
544843da71
|
techmap inside map_cells stage
|
2019-04-05 12:55:52 -07:00 |
Eddie Hung
|
7b7ddbdba7
|
Merge branch 'map_cells_before_map_luts' into xc7srl
|
2019-04-04 08:13:34 -07:00 |
Eddie Hung
|
e3f20b17af
|
Missing techmap entry in help
|
2019-04-04 08:13:10 -07:00 |
Eddie Hung
|
2fb02247a7
|
Use soft-logic, not LUT3 instantiation
|
2019-04-04 08:10:40 -07:00 |
Eddie Hung
|
572603409c
|
Merge branch 'map_cells_before_map_luts' into xc7srl
|
2019-04-04 07:54:42 -07:00 |
Eddie Hung
|
d9cb787391
|
synth_xilinx to map_cells before map_luts
|
2019-04-04 07:48:13 -07:00 |
Eddie Hung
|
77755b5a66
|
Cleanup comments
|
2019-04-04 07:41:40 -07:00 |
Eddie Hung
|
736e19f02d
|
t:$dff* -> t:$dff t:$dffe
|
2019-04-04 07:39:19 -07:00 |
Eddie Hung
|
0e2d929cea
|
-nosrl meant when -nobram
|
2019-04-03 08:28:07 -07:00 |
Eddie Hung
|
ff385a5ad0
|
Remove duplicate STARTUPE2
|
2019-04-03 08:14:09 -07:00 |
Eddie Hung
|
88630cd02c
|
Disable shregmap in synth_xilinx if -retime
|
2019-04-03 07:14:20 -07:00 |
Eddie Hung
|
f9fb05cf66
|
synth_xilinx to use shregmap with -minlen 3
|
2019-03-25 13:18:55 -07:00 |
Eddie Hung
|
46753cf89f
|
Merge remote-tracking branch 'origin/master' into xc7srl
|
2019-03-22 13:10:42 -07:00 |
David Shah
|
46f6a60d58
|
xilinx: Add keep attribute where appropriate
Signed-off-by: David Shah <dave@ds0.me>
|
2019-03-22 13:57:17 +00:00 |