github-actions[bot]
cdb5711875
Bump version
2021-12-09 00:55:26 +00:00
github-actions[bot]
d186ea7a2d
Bump version
2021-12-04 00:54:12 +00:00
Miodrag Milanovic
c23cd00f30
Next dev cycle
2021-12-03 12:51:34 +01:00
Miodrag Milanovic
2156e20db5
Release version 0.12
2021-12-03 12:48:49 +01:00
github-actions[bot]
2be110cb0b
Bump version
2021-12-02 00:54:50 +00:00
github-actions[bot]
707d98b06c
Bump version
2021-11-26 00:52:41 +00:00
github-actions[bot]
113c943841
Bump version
2021-11-18 00:54:02 +00:00
github-actions[bot]
07dde32bf1
Bump version
2021-11-17 00:53:07 +00:00
github-actions[bot]
06bddb5e49
Bump version
2021-11-14 00:54:56 +00:00
Patrick Urban
0a72952d5f
synth_gatemate: Apply review remarks
...
* remove unused techmap models in `map_regs.v`
* replace RAM initilization loops with 320-bit-writes
* add script to test targets in top-level Makefile
* remove `MAXWIDTH` parameter and treat both vector widths individually in `mult_map.v`
* iterate over all modules in `gatemate_bramopt` pass
2021-11-13 21:53:25 +01:00
github-actions[bot]
b3e2001e1f
Bump version
2021-11-13 00:52:01 +00:00
Miodrag Milanovic
48a628522b
update abc
2021-11-12 12:40:24 +01:00
Miodrag Milanovic
b4f68e3cca
Update abc
2021-11-12 09:00:32 +01:00
github-actions[bot]
1df8ac58fe
Bump version
2021-11-11 00:54:18 +00:00
github-actions[bot]
224c6f8664
Bump version
2021-11-10 00:54:39 +00:00
github-actions[bot]
4871d8f199
Bump version
2021-11-09 00:53:27 +00:00
github-actions[bot]
d39d4e11d2
Bump version
2021-11-08 00:53:20 +00:00
github-actions[bot]
781cf13abd
Bump version
2021-11-07 00:54:38 +00:00
github-actions[bot]
8f08908d8d
Bump version
2021-11-06 00:51:08 +00:00
Miodrag Milanovic
a28ee81be0
Next dev cycle
2021-11-05 12:52:24 +01:00
Miodrag Milanovic
360fed8e4d
Release version 0.11
2021-11-05 12:47:38 +01:00
Miodrag Milanović
5a5244a12e
Merge pull request #3067 from YosysHQ/aki/ci_update
...
Update the Linux and macOS CI jobs
2021-11-05 09:58:35 +01:00
github-actions[bot]
11e58d5415
Bump version
2021-11-03 00:52:24 +00:00
github-actions[bot]
9cb5092ad1
Bump version
2021-11-02 00:56:31 +00:00
github-actions[bot]
97fce665c7
Bump version
2021-11-01 01:05:04 +00:00
Aki Van Ness
ad81cff823
Changed the Makefile to have an explicit `CXXSTD` parameter which allows for the setting of other C++ standards, the default is `c++11`
2021-10-31 20:07:30 -04:00
github-actions[bot]
dcb7096b5a
Bump version
2021-10-30 00:51:07 +00:00
github-actions[bot]
5f00bf2d7d
Bump version
2021-10-28 00:52:35 +00:00
Miodrag Milanovic
32673edfea
Revert "Compile option for enabling async load verific support"
...
This reverts commit b8624ad2ae
.
2021-10-27 15:55:43 +02:00
github-actions[bot]
bdf153d06c
Bump version
2021-10-27 00:51:44 +00:00
github-actions[bot]
ee230f2bb9
Bump version
2021-10-26 00:51:59 +00:00
Miodrag Milanovic
b8624ad2ae
Compile option for enabling async load verific support
2021-10-25 09:04:43 +02:00
github-actions[bot]
52ba31b1c0
Bump version
2021-10-22 01:00:39 +00:00
github-actions[bot]
a0e9d9fef9
Bump version
2021-10-21 00:59:29 +00:00
Miodrag Milanovic
bf79ff5927
If verific have vhdl lib it is required by other libs
2021-10-20 13:08:08 +02:00
Miodrag Milanovic
150ce305f9
Forgot to remove from main list
2021-10-20 12:37:22 +02:00
Miodrag Milanovic
17269ae59b
Option to disable verific VHDL support
2021-10-20 10:02:58 +02:00
github-actions[bot]
69b2b13ddd
Bump version
2021-10-20 00:56:49 +00:00
github-actions[bot]
a15b01a777
Bump version
2021-10-18 00:56:23 +00:00
github-actions[bot]
0dd42d406d
Bump version
2021-10-16 00:58:22 +00:00
github-actions[bot]
a0f5ba8501
Bump version
2021-10-12 00:57:44 +00:00
github-actions[bot]
d8f6d7b18d
Bump version
2021-10-09 00:51:28 +00:00
github-actions[bot]
772b9a108a
Bump version
2021-10-08 00:57:28 +00:00
Marcelina Kościelnicka
4e70c30775
FfData: some refactoring.
...
- FfData now keeps track of the module and underlying cell, if any (so
calling emit on FfData created from a cell will replace the existing cell)
- FfData implementation is split off to its own .cc file for faster
compilation
- the "flip FF data sense by inserting inverters in front and after"
functionality that zinit uses is moved onto FfData class and beefed up
to have dffsr support, to support more use cases
2021-10-07 04:24:06 +02:00
github-actions[bot]
356ec7bb39
Bump version
2021-10-05 00:53:24 +00:00
github-actions[bot]
f3ef579ac4
Bump version
2021-10-03 00:58:23 +00:00
github-actions[bot]
7a7df9a3b4
Bump version
2021-09-28 00:53:49 +00:00
Miodrag Milanovic
070cad5f4b
Prepare for next release cycle
2021-09-27 16:24:43 +02:00
github-actions[bot]
1cac671c70
Bump version
2021-09-25 00:51:53 +00:00
github-actions[bot]
9432400ec8
Bump version
2021-09-22 00:54:54 +00:00
github-actions[bot]
3931b3a03f
Bump version
2021-09-19 00:52:56 +00:00
github-actions[bot]
c88eaea6e0
Bump version
2021-09-14 00:56:06 +00:00
github-actions[bot]
f44110c625
Bump version
2021-09-11 00:50:11 +00:00
github-actions[bot]
1d61a911b7
Bump version
2021-09-10 00:55:14 +00:00
github-actions[bot]
50be8fd0c2
Bump version
2021-09-03 00:50:30 +00:00
github-actions[bot]
fe9da25c40
Bump version
2021-09-01 00:55:51 +00:00
github-actions[bot]
b20bb653ce
Bump version
2021-08-31 00:51:55 +00:00
github-actions[bot]
1dbf91a8ef
Bump version
2021-08-30 00:49:03 +00:00
github-actions[bot]
591fe72203
Bump version
2021-08-23 00:46:01 +00:00
github-actions[bot]
21e710eb55
Bump version
2021-08-21 00:48:23 +00:00
Miodrag Milanovic
b59c427348
Make Verific extensions optional
2021-08-20 10:19:04 +02:00
github-actions[bot]
75a4cdfc8a
Bump version
2021-08-18 00:51:20 +00:00
github-actions[bot]
e6dd4db0af
Bump version
2021-08-17 00:49:33 +00:00
github-actions[bot]
83c0f82dc8
Bump version
2021-08-15 00:50:04 +00:00
github-actions[bot]
539d4ee907
Bump version
2021-08-14 00:46:42 +00:00
Rupert Swarbrick
ee2b5b7ed1
Generate an RTLIL representation of bind constructs
...
This code now takes the AST nodes of type AST_BIND and generates a
representation in the RTLIL for them.
This is a little tricky, because a binding of the form:
bind baz foo_t foo_i (.arg (1 + bar));
means "make an instance of foo_t called foo_i, instantiate it inside
baz and connect the port arg to the result of the expression 1+bar".
Of course, 1+bar needs a cell for the addition. Where should that cell
live?
With this patch, the Binding structure that represents the construct
is itself an AST::AstModule module. This lets us put the adder cell
inside it. We'll pull the contents out and plonk them into 'baz' when
we actually do the binding operation as part of the hierarchy pass.
Of course, we don't want RTLIL::Binding to contain an
AST::AstModule (since kernel code shouldn't depend on a frontend), so
we define RTLIL::Binding as an abstract base class and put the
AST-specific code into an AST::Binding subclass. This is analogous to
the AST::AstModule class.
2021-08-13 17:11:35 -06:00
github-actions[bot]
c8023e37d8
Bump version
2021-08-13 00:50:48 +00:00
github-actions[bot]
bfcd08a323
Bump version
2021-08-12 00:49:51 +00:00
github-actions[bot]
b96eb888cc
Bump version
2021-08-11 00:52:20 +00:00
github-actions[bot]
f368e2c7e6
Bump version
2021-08-10 00:52:49 +00:00
Marcelina Kościelnicka
d25b9088c8
Refactor common parts of SAT-using optimizations into a helper.
...
This also aligns the functionality:
- in all cases, the onehot attribute is used to create appropriate
constraints (previously, opt_dff didn't do it at all, and share
created one-hot constraints based on $pmux presence alone, which
is unsound)
- in all cases, shift and mul/div/pow cells are now skipped when
importing the SAT problem (previously only memory_share did this)
— this avoids creating clauses for hard cells that are unlikely
to help with proving the UNSATness needed for optimization
2021-08-09 16:54:35 +02:00
github-actions[bot]
d8fcf1ab25
Bump version
2021-08-08 00:50:48 +00:00
github-actions[bot]
a24906a7d2
Bump version
2021-08-07 00:45:55 +00:00
github-actions[bot]
2e421feb0e
Bump version
2021-08-05 00:51:08 +00:00
github-actions[bot]
d8b0c3277f
Bump version
2021-08-04 00:49:53 +00:00
github-actions[bot]
ca8ad62696
Bump version
2021-08-03 00:55:22 +00:00
github-actions[bot]
10bcc4e192
Bump version
2021-08-02 00:50:24 +00:00
github-actions[bot]
12db9b4273
Bump version
2021-07-31 00:50:30 +00:00
github-actions[bot]
87ef1dd805
Bump version
2021-07-30 00:52:33 +00:00
github-actions[bot]
a055145b95
Bump version
2021-07-29 00:49:14 +00:00
github-actions[bot]
37d76deef1
Bump version
2021-07-28 00:52:46 +00:00
github-actions[bot]
9600f20be8
Bump version
2021-07-27 00:52:14 +00:00
Miodrag Milanovic
7a5ac90985
Update to latest Verific with extensions for initial assertions
2021-07-09 09:02:27 +02:00
Xiretza
75e5500d4d
Makefile: allow running multiple sanitizers at once
2021-07-05 16:42:10 +02:00
Xiretza
a189284a28
Makefile: use git/make -C instead of cd
2021-07-05 16:42:01 +02:00
Xiretza
ef68c2762c
Makefile: pass PRETTY=0 to ABC
2021-07-05 16:40:48 +02:00
Xiretza
9c31ecfab8
Makefile: don't bake DESTDIR into libyosys DT_SONAME
...
DESTDIR is only used as a temporary destination for installed files
before they are packaged into an archive; the "real" installed location
is determined by PREFIX/{BIN,LIB,DAT}DIR.
2021-07-05 16:39:16 +02:00
Xiretza
18f4ae482c
Makefile: clean up PYOSYS configuration
2021-07-05 16:38:58 +02:00
Ashton Snelgrove
092f0cb01e
Include blif reader header in public facing extension header files.
2021-06-16 22:29:34 +02:00
Claire Xenia Wolf
0ada13cbe2
Use HTTPS for website links, gatecat email
...
git ls-tree -r --name-only HEAD | xargs sed -i -rf ~/fixemails.sed
s/((Claire|Xen|Xenia|Clifford)\s+)+(Wolf|Xen)\s+<(claire|clifford)@(symbioticeda.com|clifford.at|yosyshq.com)>/Claire Xenia Wolf <claire@yosyshq.com>/gi;
s/((Nina|Nak|N\.)\s+)+Engelhardt\s+<nak@(symbioticeda.com|yosyshq.com)>/N. Engelhardt <nak@yosyshq.com>/gi;
s/((David)\s+)+(Shah|gatecat)\s+<(dave|david|gatecat)@(symbioticeda.com|yosyshq.com|ds0.me)>/gatecat <gatecat@ds0.me>/gi;
s/((Miodrag)\s+)+Milanovic\s+<(miodrag|micko)@(symbioticeda.com|yosyshq.com)>/Miodrag Milanovic <micko@yosyshq.com>/gi;
s,https?://www.clifford.at/yosys/|http://yosyshq.net/yosys/,https://yosyshq.net/yosys/,g ;
2021-06-09 12:16:56 +02:00
Claire Xenia Wolf
72787f52fc
Fixing old e-mail addresses and deadnames
...
s/((Claire|Xen|Xenia|Clifford)\s+)+(Wolf|Xen)\s+<(claire|clifford)@(symbioticeda.com|clifford.at|yosyshq.com)>/Claire Xenia Wolf <claire@yosyshq.com>/gi;
s/((Nina|Nak|N\.)\s+)+Engelhardt\s+<nak@(symbioticeda.com|yosyshq.com)>/N. Engelhardt <nak@yosyshq.com>/gi;
s/((David)\s+)+Shah\s+<(dave|david)@(symbioticeda.com|yosyshq.com|ds0.me)>/David Shah <dave@ds0.me>/gi;
s/((Miodrag)\s+)+Milanovic\s+<(miodrag|micko)@(symbioticeda.com|yosyshq.com)>/Miodrag Milanovic <micko@yosyshq.com>/gi;
s,https?://www.clifford.at/yosys/,http://yosyshq.net/yosys/,g ;
2021-06-08 00:39:36 +02:00
Marcelina Kościelnicka
1eea06bcc0
Add new helper class for merging FFs into cells, use for memory_dff.
...
Fixes #1854 .
2021-05-23 14:46:59 +02:00
Marcelina Kościelnicka
25de8faf10
Bump version
2021-05-20 12:50:32 +02:00
Marcelina Kościelnicka
32a0ce9d68
blif: Use library cells' start_offset and upto for wideports.
...
Fixes #2729 .
2021-05-08 15:50:03 +02:00
Marcelina Kościelnicka
687f381b69
Bump version
2021-03-30 02:30:17 +02:00
Lofty
f4298b057a
quicklogic: PolarPro 3 support
...
Co-authored-by: Grzegorz Latosiński <glatosinski@antmicro.com>
Co-authored-by: Maciej Kurc <mkurc@antmicro.com>
Co-authored-by: Tarachand Pagarani <tpagarani@quicklogic.com>
Co-authored-by: Lalit Sharma <lsharma@quicklogic.com>
Co-authored-by: kkumar23 <kkumar@quicklogic.com>
2021-03-18 13:28:16 +01:00
Marcelina Kościelnicka
0b0e219765
Bump version
2021-03-08 20:18:11 +01:00
Marcelina Kościelnicka
0e0f84299a
Bump version
2021-03-01 19:33:05 +01:00
Marcelina Kościelnicka
5d0cc54f5c
Bump version
2021-02-26 00:24:33 +01:00
William D. Jones
9cb0bae1b2
machxo2: Add test/arch/machxo2 directory (test does not pass).
2021-02-23 17:39:58 +01:00