mirror of https://github.com/YosysHQ/yosys.git
Added mem2reg option to verilog frontend
This commit is contained in:
parent
6960df7285
commit
df9753d398
3
README
3
README
|
@ -192,6 +192,9 @@ Verilog Attributes and non-standard features
|
||||||
- The "nomem2reg" attribute on modules or arrays prohibits the
|
- The "nomem2reg" attribute on modules or arrays prohibits the
|
||||||
automatic early conversion of arrays to separate registers.
|
automatic early conversion of arrays to separate registers.
|
||||||
|
|
||||||
|
- The "mem2reg" attribute on modules or arrays forces the early
|
||||||
|
conversion of arrays to separate registers.
|
||||||
|
|
||||||
- The "nolatches" attribute on modules or always-blocks
|
- The "nolatches" attribute on modules or always-blocks
|
||||||
prohibits the generation of logic-loops for latches. Instead
|
prohibits the generation of logic-loops for latches. Instead
|
||||||
all not explicitly assigned values default to x-bits.
|
all not explicitly assigned values default to x-bits.
|
||||||
|
|
|
@ -46,7 +46,7 @@ namespace AST {
|
||||||
|
|
||||||
// instanciate global variables (private API)
|
// instanciate global variables (private API)
|
||||||
namespace AST_INTERNAL {
|
namespace AST_INTERNAL {
|
||||||
bool flag_dump_ast, flag_dump_ast_diff, flag_dump_vlog, flag_nolatches, flag_nomem2reg;
|
bool flag_dump_ast, flag_dump_ast_diff, flag_dump_vlog, flag_nolatches, flag_nomem2reg, flag_mem2reg;
|
||||||
AstNode *current_ast, *current_ast_mod;
|
AstNode *current_ast, *current_ast_mod;
|
||||||
std::map<std::string, AstNode*> current_scope;
|
std::map<std::string, AstNode*> current_scope;
|
||||||
RTLIL::SigSpec *genRTLIL_subst_from = NULL;
|
RTLIL::SigSpec *genRTLIL_subst_from = NULL;
|
||||||
|
@ -704,11 +704,12 @@ static AstModule* process_module(AstNode *ast)
|
||||||
current_module->ast = ast_before_simplify;
|
current_module->ast = ast_before_simplify;
|
||||||
current_module->nolatches = flag_nolatches;
|
current_module->nolatches = flag_nolatches;
|
||||||
current_module->nomem2reg = flag_nomem2reg;
|
current_module->nomem2reg = flag_nomem2reg;
|
||||||
|
current_module->mem2reg = flag_mem2reg;
|
||||||
return current_module;
|
return current_module;
|
||||||
}
|
}
|
||||||
|
|
||||||
// create AstModule instances for all modules in the AST tree and add them to 'design'
|
// create AstModule instances for all modules in the AST tree and add them to 'design'
|
||||||
void AST::process(RTLIL::Design *design, AstNode *ast, bool dump_ast, bool dump_ast_diff, bool dump_vlog, bool nolatches, bool nomem2reg)
|
void AST::process(RTLIL::Design *design, AstNode *ast, bool dump_ast, bool dump_ast_diff, bool dump_vlog, bool nolatches, bool nomem2reg, bool mem2reg)
|
||||||
{
|
{
|
||||||
current_ast = ast;
|
current_ast = ast;
|
||||||
flag_dump_ast = dump_ast;
|
flag_dump_ast = dump_ast;
|
||||||
|
@ -716,6 +717,7 @@ void AST::process(RTLIL::Design *design, AstNode *ast, bool dump_ast, bool dump_
|
||||||
flag_dump_vlog = dump_vlog;
|
flag_dump_vlog = dump_vlog;
|
||||||
flag_nolatches = nolatches;
|
flag_nolatches = nolatches;
|
||||||
flag_nomem2reg = nomem2reg;
|
flag_nomem2reg = nomem2reg;
|
||||||
|
flag_mem2reg = mem2reg;
|
||||||
|
|
||||||
assert(current_ast->type == AST_DESIGN);
|
assert(current_ast->type == AST_DESIGN);
|
||||||
for (auto it = current_ast->children.begin(); it != current_ast->children.end(); it++) {
|
for (auto it = current_ast->children.begin(); it != current_ast->children.end(); it++) {
|
||||||
|
@ -744,6 +746,7 @@ RTLIL::IdString AstModule::derive(RTLIL::Design *design, std::map<RTLIL::IdStrin
|
||||||
flag_dump_vlog = false;
|
flag_dump_vlog = false;
|
||||||
flag_nolatches = nolatches;
|
flag_nolatches = nolatches;
|
||||||
flag_nomem2reg = nomem2reg;
|
flag_nomem2reg = nomem2reg;
|
||||||
|
flag_mem2reg = mem2reg;
|
||||||
use_internal_line_num();
|
use_internal_line_num();
|
||||||
|
|
||||||
std::vector<unsigned char> hash_data;
|
std::vector<unsigned char> hash_data;
|
||||||
|
@ -817,6 +820,7 @@ void AstModule::update_auto_wires(std::map<RTLIL::IdString, int> auto_sizes)
|
||||||
flag_dump_vlog = false;
|
flag_dump_vlog = false;
|
||||||
flag_nolatches = nolatches;
|
flag_nolatches = nolatches;
|
||||||
flag_nomem2reg = nomem2reg;
|
flag_nomem2reg = nomem2reg;
|
||||||
|
flag_mem2reg = mem2reg;
|
||||||
use_internal_line_num();
|
use_internal_line_num();
|
||||||
|
|
||||||
for (auto it = auto_sizes.begin(); it != auto_sizes.end(); it++) {
|
for (auto it = auto_sizes.begin(); it != auto_sizes.end(); it++) {
|
||||||
|
|
|
@ -164,7 +164,7 @@ namespace AST
|
||||||
bool simplify(bool const_fold, bool at_zero, bool in_lvalue, int stage);
|
bool simplify(bool const_fold, bool at_zero, bool in_lvalue, int stage);
|
||||||
void expand_genblock(std::string index_var, std::string prefix, std::map<std::string, std::string> &name_map);
|
void expand_genblock(std::string index_var, std::string prefix, std::map<std::string, std::string> &name_map);
|
||||||
void replace_ids(std::map<std::string, std::string> &rules);
|
void replace_ids(std::map<std::string, std::string> &rules);
|
||||||
void mem2reg_as_needed_pass1(std::set<AstNode*> &mem2reg_set, std::set<AstNode*> &mem2reg_candidates, bool sync_proc, bool async_proc);
|
void mem2reg_as_needed_pass1(std::set<AstNode*> &mem2reg_set, std::set<AstNode*> &mem2reg_candidates, bool sync_proc, bool async_proc, bool force_mem2reg);
|
||||||
void mem2reg_as_needed_pass2(std::set<AstNode*> &mem2reg_set, AstNode *mod, AstNode *block, AstNode *top_block);
|
void mem2reg_as_needed_pass2(std::set<AstNode*> &mem2reg_set, AstNode *mod, AstNode *block, AstNode *top_block);
|
||||||
void meminfo(int &mem_width, int &mem_size, int &addr_bits);
|
void meminfo(int &mem_width, int &mem_size, int &addr_bits);
|
||||||
|
|
||||||
|
@ -189,13 +189,13 @@ namespace AST
|
||||||
};
|
};
|
||||||
|
|
||||||
// process an AST tree (ast must point to an AST_DESIGN node) and generate RTLIL code
|
// process an AST tree (ast must point to an AST_DESIGN node) and generate RTLIL code
|
||||||
void process(RTLIL::Design *design, AstNode *ast, bool dump_ast = false, bool dump_ast_diff = false, bool dump_vlog = false, bool nolatches = false, bool nomem2reg = false);
|
void process(RTLIL::Design *design, AstNode *ast, bool dump_ast = false, bool dump_ast_diff = false, bool dump_vlog = false, bool nolatches = false, bool nomem2reg = false, bool mem2reg = false);
|
||||||
|
|
||||||
// parametric modules are supported directly by the AST library
|
// parametric modules are supported directly by the AST library
|
||||||
// therfore we need our own derivate of RTLIL::Module with overloaded virtual functions
|
// therfore we need our own derivate of RTLIL::Module with overloaded virtual functions
|
||||||
struct AstModule : RTLIL::Module {
|
struct AstModule : RTLIL::Module {
|
||||||
AstNode *ast;
|
AstNode *ast;
|
||||||
bool nolatches, nomem2reg;
|
bool nolatches, nomem2reg, mem2reg;
|
||||||
virtual ~AstModule();
|
virtual ~AstModule();
|
||||||
virtual RTLIL::IdString derive(RTLIL::Design *design, std::map<RTLIL::IdString, RTLIL::Const> parameters);
|
virtual RTLIL::IdString derive(RTLIL::Design *design, std::map<RTLIL::IdString, RTLIL::Const> parameters);
|
||||||
virtual void update_auto_wires(std::map<RTLIL::IdString, int> auto_sizes);
|
virtual void update_auto_wires(std::map<RTLIL::IdString, int> auto_sizes);
|
||||||
|
@ -217,7 +217,7 @@ namespace AST
|
||||||
namespace AST_INTERNAL
|
namespace AST_INTERNAL
|
||||||
{
|
{
|
||||||
// internal state variables
|
// internal state variables
|
||||||
extern bool flag_dump_ast, flag_dump_ast_diff, flag_nolatches, flag_nomem2reg;
|
extern bool flag_dump_ast, flag_dump_ast_diff, flag_nolatches, flag_nomem2reg, flag_mem2reg;
|
||||||
extern AST::AstNode *current_ast, *current_ast_mod;
|
extern AST::AstNode *current_ast, *current_ast_mod;
|
||||||
extern std::map<std::string, AST::AstNode*> current_scope;
|
extern std::map<std::string, AST::AstNode*> current_scope;
|
||||||
extern RTLIL::SigSpec *genRTLIL_subst_from, *genRTLIL_subst_to;
|
extern RTLIL::SigSpec *genRTLIL_subst_from, *genRTLIL_subst_to;
|
||||||
|
|
|
@ -57,7 +57,7 @@ bool AstNode::simplify(bool const_fold, bool at_zero, bool in_lvalue, int stage)
|
||||||
if (!flag_nomem2reg && attributes.count("\\nomem2reg") == 0)
|
if (!flag_nomem2reg && attributes.count("\\nomem2reg") == 0)
|
||||||
{
|
{
|
||||||
std::set<AstNode*> mem2reg_set, mem2reg_candidates;
|
std::set<AstNode*> mem2reg_set, mem2reg_candidates;
|
||||||
mem2reg_as_needed_pass1(mem2reg_set, mem2reg_candidates, false, false);
|
mem2reg_as_needed_pass1(mem2reg_set, mem2reg_candidates, false, false, flag_mem2reg);
|
||||||
|
|
||||||
for (auto node : mem2reg_set)
|
for (auto node : mem2reg_set)
|
||||||
{
|
{
|
||||||
|
@ -924,7 +924,7 @@ void AstNode::replace_ids(std::map<std::string, std::string> &rules)
|
||||||
}
|
}
|
||||||
|
|
||||||
// find memories that should be replaced by registers
|
// find memories that should be replaced by registers
|
||||||
void AstNode::mem2reg_as_needed_pass1(std::set<AstNode*> &mem2reg_set, std::set<AstNode*> &mem2reg_candidates, bool sync_proc, bool async_proc)
|
void AstNode::mem2reg_as_needed_pass1(std::set<AstNode*> &mem2reg_set, std::set<AstNode*> &mem2reg_candidates, bool sync_proc, bool async_proc, bool force_mem2reg)
|
||||||
{
|
{
|
||||||
if ((type == AST_ASSIGN_LE && async_proc) || (type == AST_ASSIGN_EQ && (sync_proc || async_proc)))
|
if ((type == AST_ASSIGN_LE && async_proc) || (type == AST_ASSIGN_EQ && (sync_proc || async_proc)))
|
||||||
if (children[0]->type == AST_IDENTIFIER && children[0]->id2ast && children[0]->id2ast->type == AST_MEMORY &&
|
if (children[0]->type == AST_IDENTIFIER && children[0]->id2ast && children[0]->id2ast->type == AST_MEMORY &&
|
||||||
|
@ -938,9 +938,12 @@ void AstNode::mem2reg_as_needed_pass1(std::set<AstNode*> &mem2reg_set, std::set<
|
||||||
mem2reg_candidates.insert(children[0]->id2ast);
|
mem2reg_candidates.insert(children[0]->id2ast);
|
||||||
}
|
}
|
||||||
|
|
||||||
if (type == AST_MEMORY && attributes.count("\\mem2reg") > 0)
|
if (type == AST_MEMORY && (attributes.count("\\mem2reg") > 0 || force_mem2reg))
|
||||||
mem2reg_set.insert(this);
|
mem2reg_set.insert(this);
|
||||||
|
|
||||||
|
if (type == AST_MODULE && attributes.count("\\mem2reg") > 0)
|
||||||
|
force_mem2reg = true;
|
||||||
|
|
||||||
if (type == AST_ALWAYS) {
|
if (type == AST_ALWAYS) {
|
||||||
for (auto child : children) {
|
for (auto child : children) {
|
||||||
if (child->type == AST_POSEDGE || child->type == AST_NEGEDGE)
|
if (child->type == AST_POSEDGE || child->type == AST_NEGEDGE)
|
||||||
|
@ -950,7 +953,7 @@ void AstNode::mem2reg_as_needed_pass1(std::set<AstNode*> &mem2reg_set, std::set<
|
||||||
}
|
}
|
||||||
|
|
||||||
for (auto child : children)
|
for (auto child : children)
|
||||||
child->mem2reg_as_needed_pass1(mem2reg_set, mem2reg_candidates, sync_proc, async_proc);
|
child->mem2reg_as_needed_pass1(mem2reg_set, mem2reg_candidates, sync_proc, async_proc, force_mem2reg);
|
||||||
}
|
}
|
||||||
|
|
||||||
// actually replace memories with registers
|
// actually replace memories with registers
|
||||||
|
|
|
@ -78,6 +78,11 @@ struct VerilogFrontend : public Frontend {
|
||||||
log(" this can also be achieved by setting the 'nomem2reg'\n");
|
log(" this can also be achieved by setting the 'nomem2reg'\n");
|
||||||
log(" attribute on the respective module or register.\n");
|
log(" attribute on the respective module or register.\n");
|
||||||
log("\n");
|
log("\n");
|
||||||
|
log(" -mem2reg\n");
|
||||||
|
log(" always convert memories to registers. this can also be\n");
|
||||||
|
log(" achieved by setting the 'mem2reg' attribute on the respective\n");
|
||||||
|
log(" module or register.\n");
|
||||||
|
log("\n");
|
||||||
log(" -ppdump\n");
|
log(" -ppdump\n");
|
||||||
log(" dump verilog code after pre-processor\n");
|
log(" dump verilog code after pre-processor\n");
|
||||||
log("\n");
|
log("\n");
|
||||||
|
@ -92,6 +97,7 @@ struct VerilogFrontend : public Frontend {
|
||||||
bool flag_dump_vlog = false;
|
bool flag_dump_vlog = false;
|
||||||
bool flag_nolatches = false;
|
bool flag_nolatches = false;
|
||||||
bool flag_nomem2reg = false;
|
bool flag_nomem2reg = false;
|
||||||
|
bool flag_mem2reg = false;
|
||||||
bool flag_ppdump = false;
|
bool flag_ppdump = false;
|
||||||
bool flag_nopp = false;
|
bool flag_nopp = false;
|
||||||
frontend_verilog_yydebug = false;
|
frontend_verilog_yydebug = false;
|
||||||
|
@ -126,6 +132,10 @@ struct VerilogFrontend : public Frontend {
|
||||||
flag_nomem2reg = true;
|
flag_nomem2reg = true;
|
||||||
continue;
|
continue;
|
||||||
}
|
}
|
||||||
|
if (arg == "-mem2reg") {
|
||||||
|
flag_mem2reg = true;
|
||||||
|
continue;
|
||||||
|
}
|
||||||
if (arg == "-ppdump") {
|
if (arg == "-ppdump") {
|
||||||
flag_ppdump = true;
|
flag_ppdump = true;
|
||||||
continue;
|
continue;
|
||||||
|
@ -163,7 +173,7 @@ struct VerilogFrontend : public Frontend {
|
||||||
frontend_verilog_yyparse();
|
frontend_verilog_yyparse();
|
||||||
frontend_verilog_yylex_destroy();
|
frontend_verilog_yylex_destroy();
|
||||||
|
|
||||||
AST::process(design, current_ast, flag_dump_ast, flag_dump_ast_diff, flag_dump_vlog, flag_nolatches, flag_nomem2reg);
|
AST::process(design, current_ast, flag_dump_ast, flag_dump_ast_diff, flag_dump_vlog, flag_nolatches, flag_nomem2reg, flag_mem2reg);
|
||||||
|
|
||||||
if (!flag_nopp)
|
if (!flag_nopp)
|
||||||
fclose(fp);
|
fclose(fp);
|
||||||
|
|
Loading…
Reference in New Issue