Added Xilinx test case for initialized brams

This commit is contained in:
Clifford Wolf 2015-04-06 13:03:37 +02:00
parent 4389d9306e
commit d19866615b
4 changed files with 80 additions and 0 deletions

View File

@ -1,3 +1,6 @@
bram1_cmp
bram1.mk
bram1_[0-9]*/
bram2.log
bram2_syn.v
bram2_tb

View File

@ -0,0 +1,8 @@
#!/bin/bash
set -ex
unisims=/opt/Xilinx/Vivado/2014.4/data/verilog/src/unisims
../../../yosys -v2 -l bram2.log -p synth_xilinx -o bram2_syn.v bram2.v
iverilog -o bram2_tb bram2_tb.v bram2_syn.v -y $unisims $unisims/../glbl.v
vvp -N bram2_tb

View File

@ -0,0 +1,24 @@
module myram(
input rd_clk,
input [ 7:0] rd_addr,
output reg [15:0] rd_data,
input wr_clk,
input wr_enable,
input [ 7:0] wr_addr,
input [15:0] wr_data
);
reg [15:0] memory [0:255];
integer i;
initial begin
for (i = 0; i < 256; i = i+1)
memory[i] = i;
end
always @(posedge rd_clk)
rd_data <= memory[rd_addr];
always @(posedge wr_clk)
if (wr_enable)
memory[wr_addr] <= wr_data;
endmodule

View File

@ -0,0 +1,45 @@
`timescale 1 ns / 1 ps
module testbench;
reg rd_clk;
reg [ 7:0] rd_addr;
wire [15:0] rd_data;
wire wr_clk = 0;
wire wr_enable = 0;
wire [ 7:0] wr_addr = 0;
wire [15:0] wr_data = 0;
myram uut (
.rd_clk (rd_clk ),
.rd_addr (rd_addr ),
.rd_data (rd_data ),
.wr_clk (wr_clk ),
.wr_enable(wr_enable),
.wr_addr (wr_addr ),
.wr_data (wr_data )
);
initial begin
rd_clk = 0;
#1000;
forever #10 rd_clk <= ~rd_clk;
end
integer i;
initial begin
rd_addr <= 0;
@(posedge rd_clk);
for (i = 0; i < 256; i=i+1) begin
rd_addr <= rd_addr + 1;
@(posedge rd_clk);
// $display("%3d %3d", i, rd_data);
if (i != rd_data) begin
$display("[%1t] ERROR: addr=%3d, data=%3d", $time, i, rd_data);
$stop;
end
end
$display("[%1t] Passed bram2 test.", $time);
$finish;
end
endmodule